1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429 |
- From 0c6bdad5f210f5f2fe28dc197ab77a36402bb36e Mon Sep 17 00:00:00 2001
- From: Phil Sutter <phil@nwl.cc>
- Date: Wed, 14 May 2014 03:08:37 +0200
- Subject: [PATCH] mips: ath79: add ath79 ethernet driver
- ---
- arch/mips/ath79/Kconfig | 3 +
- arch/mips/ath79/Makefile | 1 +
- arch/mips/ath79/dev-eth.c | 1151 ++++++++++++++++++++++++
- arch/mips/ath79/dev-eth.h | 51 ++
- arch/mips/include/asm/mach-ath79/ar71xx_regs.h | 81 ++
- 5 files changed, 1287 insertions(+)
- create mode 100644 arch/mips/ath79/dev-eth.c
- create mode 100644 arch/mips/ath79/dev-eth.h
- diff --git a/arch/mips/ath79/Kconfig b/arch/mips/ath79/Kconfig
- index 3995e31..52cefd7 100644
- --- a/arch/mips/ath79/Kconfig
- +++ b/arch/mips/ath79/Kconfig
- @@ -109,6 +109,9 @@ config SOC_QCA955X
- config PCI_AR724X
- def_bool n
-
- +config ATH79_DEV_ETH
- + def_bool n
- +
- config ATH79_DEV_GPIO_BUTTONS
- def_bool n
-
- diff --git a/arch/mips/ath79/Makefile b/arch/mips/ath79/Makefile
- index 5c9ff69..05485da 100644
- --- a/arch/mips/ath79/Makefile
- +++ b/arch/mips/ath79/Makefile
- @@ -17,6 +17,7 @@ obj-$(CONFIG_PCI) += pci.o
- # Devices
- #
- obj-y += dev-common.o
- +obj-$(CONFIG_ATH79_DEV_ETH) += dev-eth.o
- obj-$(CONFIG_ATH79_DEV_GPIO_BUTTONS) += dev-gpio-buttons.o
- obj-$(CONFIG_ATH79_DEV_LEDS_GPIO) += dev-leds-gpio.o
- obj-$(CONFIG_ATH79_DEV_SPI) += dev-spi.o
- diff --git a/arch/mips/ath79/dev-eth.c b/arch/mips/ath79/dev-eth.c
- new file mode 100644
- index 0000000..21feeb9
- --- /dev/null
- +++ b/arch/mips/ath79/dev-eth.c
- @@ -0,0 +1,1151 @@
- +/*
- + * Atheros AR71xx SoC platform devices
- + *
- + * Copyright (C) 2010-2011 Jaiganesh Narayanan <jnarayanan@atheros.com>
- + * Copyright (C) 2008-2012 Gabor Juhos <juhosg@openwrt.org>
- + * Copyright (C) 2008 Imre Kaloz <kaloz@openwrt.org>
- + *
- + * Parts of this file are based on Atheros 2.6.15 BSP
- + * Parts of this file are based on Atheros 2.6.31 BSP
- + *
- + * This program is free software; you can redistribute it and/or modify it
- + * under the terms of the GNU General Public License version 2 as published
- + * by the Free Software Foundation.
- + */
- +
- +#include <linux/kernel.h>
- +#include <linux/init.h>
- +#include <linux/delay.h>
- +#include <linux/etherdevice.h>
- +#include <linux/platform_device.h>
- +#include <linux/serial_8250.h>
- +#include <linux/clk.h>
- +#include <linux/sizes.h>
- +
- +#include <asm/mach-ath79/ath79.h>
- +#include <asm/mach-ath79/ar71xx_regs.h>
- +#include <asm/mach-ath79/irq.h>
- +
- +#include "common.h"
- +#include "dev-eth.h"
- +
- +unsigned char ath79_mac_base[ETH_ALEN] __initdata;
- +
- +static struct resource ath79_mdio0_resources[] = {
- + {
- + .name = "mdio_base",
- + .flags = IORESOURCE_MEM,
- + .start = AR71XX_GE0_BASE,
- + .end = AR71XX_GE0_BASE + 0x200 - 1,
- + }
- +};
- +
- +struct ag71xx_mdio_platform_data ath79_mdio0_data;
- +
- +struct platform_device ath79_mdio0_device = {
- + .name = "ag71xx-mdio",
- + .id = 0,
- + .resource = ath79_mdio0_resources,
- + .num_resources = ARRAY_SIZE(ath79_mdio0_resources),
- + .dev = {
- + .platform_data = &ath79_mdio0_data,
- + },
- +};
- +
- +static struct resource ath79_mdio1_resources[] = {
- + {
- + .name = "mdio_base",
- + .flags = IORESOURCE_MEM,
- + .start = AR71XX_GE1_BASE,
- + .end = AR71XX_GE1_BASE + 0x200 - 1,
- + }
- +};
- +
- +struct ag71xx_mdio_platform_data ath79_mdio1_data;
- +
- +struct platform_device ath79_mdio1_device = {
- + .name = "ag71xx-mdio",
- + .id = 1,
- + .resource = ath79_mdio1_resources,
- + .num_resources = ARRAY_SIZE(ath79_mdio1_resources),
- + .dev = {
- + .platform_data = &ath79_mdio1_data,
- + },
- +};
- +
- +static void ath79_set_pll(u32 cfg_reg, u32 pll_reg, u32 pll_val, u32 shift)
- +{
- + void __iomem *base;
- + u32 t;
- +
- + base = ioremap_nocache(AR71XX_PLL_BASE, AR71XX_PLL_SIZE);
- +
- + t = __raw_readl(base + cfg_reg);
- + t &= ~(3 << shift);
- + t |= (2 << shift);
- + __raw_writel(t, base + cfg_reg);
- + udelay(100);
- +
- + __raw_writel(pll_val, base + pll_reg);
- +
- + t |= (3 << shift);
- + __raw_writel(t, base + cfg_reg);
- + udelay(100);
- +
- + t &= ~(3 << shift);
- + __raw_writel(t, base + cfg_reg);
- + udelay(100);
- +
- + printk(KERN_DEBUG "ar71xx: pll_reg %#x: %#x\n",
- + (unsigned int)(base + pll_reg), __raw_readl(base + pll_reg));
- +
- + iounmap(base);
- +}
- +
- +static void __init ath79_mii_ctrl_set_if(unsigned int reg,
- + unsigned int mii_if)
- +{
- + void __iomem *base;
- + u32 t;
- +
- + base = ioremap(AR71XX_MII_BASE, AR71XX_MII_SIZE);
- +
- + t = __raw_readl(base + reg);
- + t &= ~(AR71XX_MII_CTRL_IF_MASK);
- + t |= (mii_if & AR71XX_MII_CTRL_IF_MASK);
- + __raw_writel(t, base + reg);
- +
- + iounmap(base);
- +}
- +
- +static void ath79_mii_ctrl_set_speed(unsigned int reg, unsigned int speed)
- +{
- + void __iomem *base;
- + unsigned int mii_speed;
- + u32 t;
- +
- + switch (speed) {
- + case SPEED_10:
- + mii_speed = AR71XX_MII_CTRL_SPEED_10;
- + break;
- + case SPEED_100:
- + mii_speed = AR71XX_MII_CTRL_SPEED_100;
- + break;
- + case SPEED_1000:
- + mii_speed = AR71XX_MII_CTRL_SPEED_1000;
- + break;
- + default:
- + BUG();
- + }
- +
- + base = ioremap(AR71XX_MII_BASE, AR71XX_MII_SIZE);
- +
- + t = __raw_readl(base + reg);
- + t &= ~(AR71XX_MII_CTRL_SPEED_MASK << AR71XX_MII_CTRL_SPEED_SHIFT);
- + t |= mii_speed << AR71XX_MII_CTRL_SPEED_SHIFT;
- + __raw_writel(t, base + reg);
- +
- + iounmap(base);
- +}
- +
- +static unsigned long ar934x_get_mdio_ref_clock(void)
- +{
- + void __iomem *base;
- + unsigned long ret;
- + u32 t;
- +
- + base = ioremap(AR71XX_PLL_BASE, AR71XX_PLL_SIZE);
- +
- + ret = 0;
- + t = __raw_readl(base + AR934X_PLL_SWITCH_CLOCK_CONTROL_REG);
- + if (t & AR934X_PLL_SWITCH_CLOCK_CONTROL_MDIO_CLK_SEL) {
- + ret = 100 * 1000 * 1000;
- + } else {
- + struct clk *clk;
- +
- + clk = clk_get(NULL, "ref");
- + if (!IS_ERR(clk))
- + ret = clk_get_rate(clk);
- + }
- +
- + iounmap(base);
- +
- + return ret;
- +}
- +
- +void __init ath79_register_mdio(unsigned int id, u32 phy_mask)
- +{
- + struct platform_device *mdio_dev;
- + struct ag71xx_mdio_platform_data *mdio_data;
- + unsigned int max_id;
- +
- + if (ath79_soc == ATH79_SOC_AR9341 ||
- + ath79_soc == ATH79_SOC_AR9342 ||
- + ath79_soc == ATH79_SOC_AR9344 ||
- + ath79_soc == ATH79_SOC_QCA9556 ||
- + ath79_soc == ATH79_SOC_QCA9558)
- + max_id = 1;
- + else
- + max_id = 0;
- +
- + if (id > max_id) {
- + printk(KERN_ERR "ar71xx: invalid MDIO id %u\n", id);
- + return;
- + }
- +
- + switch (ath79_soc) {
- + case ATH79_SOC_AR7241:
- + case ATH79_SOC_AR9330:
- + case ATH79_SOC_AR9331:
- + mdio_dev = &ath79_mdio1_device;
- + mdio_data = &ath79_mdio1_data;
- + break;
- +
- + case ATH79_SOC_AR9341:
- + case ATH79_SOC_AR9342:
- + case ATH79_SOC_AR9344:
- + case ATH79_SOC_QCA9556:
- + case ATH79_SOC_QCA9558:
- + if (id == 0) {
- + mdio_dev = &ath79_mdio0_device;
- + mdio_data = &ath79_mdio0_data;
- + } else {
- + mdio_dev = &ath79_mdio1_device;
- + mdio_data = &ath79_mdio1_data;
- + }
- + break;
- +
- + case ATH79_SOC_AR7242:
- + ath79_set_pll(AR71XX_PLL_REG_SEC_CONFIG,
- + AR7242_PLL_REG_ETH0_INT_CLOCK, 0x62000000,
- + AR71XX_ETH0_PLL_SHIFT);
- + /* fall through */
- + default:
- + mdio_dev = &ath79_mdio0_device;
- + mdio_data = &ath79_mdio0_data;
- + break;
- + }
- +
- + mdio_data->phy_mask = phy_mask;
- +
- + switch (ath79_soc) {
- + case ATH79_SOC_AR7240:
- + mdio_data->is_ar7240 = 1;
- + /* fall through */
- + case ATH79_SOC_AR7241:
- + mdio_data->builtin_switch = 1;
- + break;
- +
- + case ATH79_SOC_AR9330:
- + mdio_data->is_ar9330 = 1;
- + /* fall through */
- + case ATH79_SOC_AR9331:
- + mdio_data->builtin_switch = 1;
- + break;
- +
- + case ATH79_SOC_AR9341:
- + case ATH79_SOC_AR9342:
- + case ATH79_SOC_AR9344:
- + if (id == 1) {
- + mdio_data->builtin_switch = 1;
- + mdio_data->ref_clock = ar934x_get_mdio_ref_clock();
- + mdio_data->mdio_clock = 6250000;
- + }
- + mdio_data->is_ar934x = 1;
- + break;
- +
- + case ATH79_SOC_QCA9556:
- + case ATH79_SOC_QCA9558:
- + mdio_data->is_ar934x = 1;
- + break;
- +
- + default:
- + break;
- + }
- +
- + platform_device_register(mdio_dev);
- +}
- +
- +struct ath79_eth_pll_data ath79_eth0_pll_data;
- +struct ath79_eth_pll_data ath79_eth1_pll_data;
- +
- +static u32 ath79_get_eth_pll(unsigned int mac, int speed)
- +{
- + struct ath79_eth_pll_data *pll_data;
- + u32 pll_val;
- +
- + switch (mac) {
- + case 0:
- + pll_data = &ath79_eth0_pll_data;
- + break;
- + case 1:
- + pll_data = &ath79_eth1_pll_data;
- + break;
- + default:
- + BUG();
- + }
- +
- + switch (speed) {
- + case SPEED_10:
- + pll_val = pll_data->pll_10;
- + break;
- + case SPEED_100:
- + pll_val = pll_data->pll_100;
- + break;
- + case SPEED_1000:
- + pll_val = pll_data->pll_1000;
- + break;
- + default:
- + BUG();
- + }
- +
- + return pll_val;
- +}
- +
- +static void ath79_set_speed_ge0(int speed)
- +{
- + u32 val = ath79_get_eth_pll(0, speed);
- +
- + ath79_set_pll(AR71XX_PLL_REG_SEC_CONFIG, AR71XX_PLL_REG_ETH0_INT_CLOCK,
- + val, AR71XX_ETH0_PLL_SHIFT);
- + ath79_mii_ctrl_set_speed(AR71XX_MII_REG_MII0_CTRL, speed);
- +}
- +
- +static void ath79_set_speed_ge1(int speed)
- +{
- + u32 val = ath79_get_eth_pll(1, speed);
- +
- + ath79_set_pll(AR71XX_PLL_REG_SEC_CONFIG, AR71XX_PLL_REG_ETH1_INT_CLOCK,
- + val, AR71XX_ETH1_PLL_SHIFT);
- + ath79_mii_ctrl_set_speed(AR71XX_MII_REG_MII1_CTRL, speed);
- +}
- +
- +static void ar7242_set_speed_ge0(int speed)
- +{
- + u32 val = ath79_get_eth_pll(0, speed);
- + void __iomem *base;
- +
- + base = ioremap_nocache(AR71XX_PLL_BASE, AR71XX_PLL_SIZE);
- + __raw_writel(val, base + AR7242_PLL_REG_ETH0_INT_CLOCK);
- + iounmap(base);
- +}
- +
- +static void ar91xx_set_speed_ge0(int speed)
- +{
- + u32 val = ath79_get_eth_pll(0, speed);
- +
- + ath79_set_pll(AR913X_PLL_REG_ETH_CONFIG, AR913X_PLL_REG_ETH0_INT_CLOCK,
- + val, AR913X_ETH0_PLL_SHIFT);
- + ath79_mii_ctrl_set_speed(AR71XX_MII_REG_MII0_CTRL, speed);
- +}
- +
- +static void ar91xx_set_speed_ge1(int speed)
- +{
- + u32 val = ath79_get_eth_pll(1, speed);
- +
- + ath79_set_pll(AR913X_PLL_REG_ETH_CONFIG, AR913X_PLL_REG_ETH1_INT_CLOCK,
- + val, AR913X_ETH1_PLL_SHIFT);
- + ath79_mii_ctrl_set_speed(AR71XX_MII_REG_MII1_CTRL, speed);
- +}
- +
- +static void ar934x_set_speed_ge0(int speed)
- +{
- + void __iomem *base;
- + u32 val = ath79_get_eth_pll(0, speed);
- +
- + base = ioremap_nocache(AR71XX_PLL_BASE, AR71XX_PLL_SIZE);
- + __raw_writel(val, base + AR934X_PLL_ETH_XMII_CONTROL_REG);
- + iounmap(base);
- +}
- +
- +static void qca955x_set_speed_xmii(int speed)
- +{
- + void __iomem *base;
- + u32 val = ath79_get_eth_pll(0, speed);
- +
- + base = ioremap_nocache(AR71XX_PLL_BASE, AR71XX_PLL_SIZE);
- + __raw_writel(val, base + QCA955X_PLL_ETH_XMII_CONTROL_REG);
- + iounmap(base);
- +}
- +
- +static void qca955x_set_speed_sgmii(int speed)
- +{
- + void __iomem *base;
- + u32 val = ath79_get_eth_pll(1, speed);
- +
- + base = ioremap_nocache(AR71XX_PLL_BASE, AR71XX_PLL_SIZE);
- + __raw_writel(val, base + QCA955X_PLL_ETH_SGMII_CONTROL_REG);
- + iounmap(base);
- +}
- +
- +static void ath79_set_speed_dummy(int speed)
- +{
- +}
- +
- +static void ath79_ddr_no_flush(void)
- +{
- +}
- +
- +static void ath79_ddr_flush_ge0(void)
- +{
- + ath79_ddr_wb_flush(AR71XX_DDR_REG_FLUSH_GE0);
- +}
- +
- +static void ath79_ddr_flush_ge1(void)
- +{
- + ath79_ddr_wb_flush(AR71XX_DDR_REG_FLUSH_GE1);
- +}
- +
- +static void ar724x_ddr_flush_ge0(void)
- +{
- + ath79_ddr_wb_flush(AR724X_DDR_REG_FLUSH_GE0);
- +}
- +
- +static void ar724x_ddr_flush_ge1(void)
- +{
- + ath79_ddr_wb_flush(AR724X_DDR_REG_FLUSH_GE1);
- +}
- +
- +static void ar91xx_ddr_flush_ge0(void)
- +{
- + ath79_ddr_wb_flush(AR913X_DDR_REG_FLUSH_GE0);
- +}
- +
- +static void ar91xx_ddr_flush_ge1(void)
- +{
- + ath79_ddr_wb_flush(AR913X_DDR_REG_FLUSH_GE1);
- +}
- +
- +static void ar933x_ddr_flush_ge0(void)
- +{
- + ath79_ddr_wb_flush(AR933X_DDR_REG_FLUSH_GE0);
- +}
- +
- +static void ar933x_ddr_flush_ge1(void)
- +{
- + ath79_ddr_wb_flush(AR933X_DDR_REG_FLUSH_GE1);
- +}
- +
- +static struct resource ath79_eth0_resources[] = {
- + {
- + .name = "mac_base",
- + .flags = IORESOURCE_MEM,
- + .start = AR71XX_GE0_BASE,
- + .end = AR71XX_GE0_BASE + 0x200 - 1,
- + }, {
- + .name = "mac_irq",
- + .flags = IORESOURCE_IRQ,
- + .start = ATH79_CPU_IRQ(4),
- + .end = ATH79_CPU_IRQ(4),
- + },
- +};
- +
- +struct ag71xx_platform_data ath79_eth0_data = {
- + .reset_bit = AR71XX_RESET_GE0_MAC,
- +};
- +
- +struct platform_device ath79_eth0_device = {
- + .name = "ag71xx",
- + .id = 0,
- + .resource = ath79_eth0_resources,
- + .num_resources = ARRAY_SIZE(ath79_eth0_resources),
- + .dev = {
- + .platform_data = &ath79_eth0_data,
- + },
- +};
- +
- +static struct resource ath79_eth1_resources[] = {
- + {
- + .name = "mac_base",
- + .flags = IORESOURCE_MEM,
- + .start = AR71XX_GE1_BASE,
- + .end = AR71XX_GE1_BASE + 0x200 - 1,
- + }, {
- + .name = "mac_irq",
- + .flags = IORESOURCE_IRQ,
- + .start = ATH79_CPU_IRQ(5),
- + .end = ATH79_CPU_IRQ(5),
- + },
- +};
- +
- +struct ag71xx_platform_data ath79_eth1_data = {
- + .reset_bit = AR71XX_RESET_GE1_MAC,
- +};
- +
- +struct platform_device ath79_eth1_device = {
- + .name = "ag71xx",
- + .id = 1,
- + .resource = ath79_eth1_resources,
- + .num_resources = ARRAY_SIZE(ath79_eth1_resources),
- + .dev = {
- + .platform_data = &ath79_eth1_data,
- + },
- +};
- +
- +struct ag71xx_switch_platform_data ath79_switch_data;
- +
- +#define AR71XX_PLL_VAL_1000 0x00110000
- +#define AR71XX_PLL_VAL_100 0x00001099
- +#define AR71XX_PLL_VAL_10 0x00991099
- +
- +#define AR724X_PLL_VAL_1000 0x00110000
- +#define AR724X_PLL_VAL_100 0x00001099
- +#define AR724X_PLL_VAL_10 0x00991099
- +
- +#define AR7242_PLL_VAL_1000 0x16000000
- +#define AR7242_PLL_VAL_100 0x00000101
- +#define AR7242_PLL_VAL_10 0x00001616
- +
- +#define AR913X_PLL_VAL_1000 0x1a000000
- +#define AR913X_PLL_VAL_100 0x13000a44
- +#define AR913X_PLL_VAL_10 0x00441099
- +
- +#define AR933X_PLL_VAL_1000 0x00110000
- +#define AR933X_PLL_VAL_100 0x00001099
- +#define AR933X_PLL_VAL_10 0x00991099
- +
- +#define AR934X_PLL_VAL_1000 0x16000000
- +#define AR934X_PLL_VAL_100 0x00000101
- +#define AR934X_PLL_VAL_10 0x00001616
- +
- +static void __init ath79_init_eth_pll_data(unsigned int id)
- +{
- + struct ath79_eth_pll_data *pll_data;
- + u32 pll_10, pll_100, pll_1000;
- +
- + switch (id) {
- + case 0:
- + pll_data = &ath79_eth0_pll_data;
- + break;
- + case 1:
- + pll_data = &ath79_eth1_pll_data;
- + break;
- + default:
- + BUG();
- + }
- +
- + switch (ath79_soc) {
- + case ATH79_SOC_AR7130:
- + case ATH79_SOC_AR7141:
- + case ATH79_SOC_AR7161:
- + pll_10 = AR71XX_PLL_VAL_10;
- + pll_100 = AR71XX_PLL_VAL_100;
- + pll_1000 = AR71XX_PLL_VAL_1000;
- + break;
- +
- + case ATH79_SOC_AR7240:
- + case ATH79_SOC_AR7241:
- + pll_10 = AR724X_PLL_VAL_10;
- + pll_100 = AR724X_PLL_VAL_100;
- + pll_1000 = AR724X_PLL_VAL_1000;
- + break;
- +
- + case ATH79_SOC_AR7242:
- + pll_10 = AR7242_PLL_VAL_10;
- + pll_100 = AR7242_PLL_VAL_100;
- + pll_1000 = AR7242_PLL_VAL_1000;
- + break;
- +
- + case ATH79_SOC_AR9130:
- + case ATH79_SOC_AR9132:
- + pll_10 = AR913X_PLL_VAL_10;
- + pll_100 = AR913X_PLL_VAL_100;
- + pll_1000 = AR913X_PLL_VAL_1000;
- + break;
- +
- + case ATH79_SOC_AR9330:
- + case ATH79_SOC_AR9331:
- + pll_10 = AR933X_PLL_VAL_10;
- + pll_100 = AR933X_PLL_VAL_100;
- + pll_1000 = AR933X_PLL_VAL_1000;
- + break;
- +
- + case ATH79_SOC_AR9341:
- + case ATH79_SOC_AR9342:
- + case ATH79_SOC_AR9344:
- + case ATH79_SOC_QCA9556:
- + case ATH79_SOC_QCA9558:
- + pll_10 = AR934X_PLL_VAL_10;
- + pll_100 = AR934X_PLL_VAL_100;
- + pll_1000 = AR934X_PLL_VAL_1000;
- + break;
- +
- + default:
- + BUG();
- + }
- +
- + if (!pll_data->pll_10)
- + pll_data->pll_10 = pll_10;
- +
- + if (!pll_data->pll_100)
- + pll_data->pll_100 = pll_100;
- +
- + if (!pll_data->pll_1000)
- + pll_data->pll_1000 = pll_1000;
- +}
- +
- +static int __init ath79_setup_phy_if_mode(unsigned int id,
- + struct ag71xx_platform_data *pdata)
- +{
- + unsigned int mii_if;
- +
- + switch (id) {
- + case 0:
- + switch (ath79_soc) {
- + case ATH79_SOC_AR7130:
- + case ATH79_SOC_AR7141:
- + case ATH79_SOC_AR7161:
- + case ATH79_SOC_AR9130:
- + case ATH79_SOC_AR9132:
- + switch (pdata->phy_if_mode) {
- + case PHY_INTERFACE_MODE_MII:
- + mii_if = AR71XX_MII0_CTRL_IF_MII;
- + break;
- + case PHY_INTERFACE_MODE_GMII:
- + mii_if = AR71XX_MII0_CTRL_IF_GMII;
- + break;
- + case PHY_INTERFACE_MODE_RGMII:
- + mii_if = AR71XX_MII0_CTRL_IF_RGMII;
- + break;
- + case PHY_INTERFACE_MODE_RMII:
- + mii_if = AR71XX_MII0_CTRL_IF_RMII;
- + break;
- + default:
- + return -EINVAL;
- + }
- + ath79_mii_ctrl_set_if(AR71XX_MII_REG_MII0_CTRL, mii_if);
- + break;
- +
- + case ATH79_SOC_AR7240:
- + case ATH79_SOC_AR7241:
- + case ATH79_SOC_AR9330:
- + case ATH79_SOC_AR9331:
- + pdata->phy_if_mode = PHY_INTERFACE_MODE_MII;
- + break;
- +
- + case ATH79_SOC_AR7242:
- + /* FIXME */
- +
- + case ATH79_SOC_AR9341:
- + case ATH79_SOC_AR9342:
- + case ATH79_SOC_AR9344:
- + switch (pdata->phy_if_mode) {
- + case PHY_INTERFACE_MODE_MII:
- + case PHY_INTERFACE_MODE_GMII:
- + case PHY_INTERFACE_MODE_RGMII:
- + case PHY_INTERFACE_MODE_RMII:
- + break;
- + default:
- + return -EINVAL;
- + }
- + break;
- +
- + case ATH79_SOC_QCA9556:
- + case ATH79_SOC_QCA9558:
- + switch (pdata->phy_if_mode) {
- + case PHY_INTERFACE_MODE_MII:
- + case PHY_INTERFACE_MODE_RGMII:
- + case PHY_INTERFACE_MODE_SGMII:
- + break;
- + default:
- + return -EINVAL;
- + }
- + break;
- +
- + default:
- + BUG();
- + }
- + break;
- + case 1:
- + switch (ath79_soc) {
- + case ATH79_SOC_AR7130:
- + case ATH79_SOC_AR7141:
- + case ATH79_SOC_AR7161:
- + case ATH79_SOC_AR9130:
- + case ATH79_SOC_AR9132:
- + switch (pdata->phy_if_mode) {
- + case PHY_INTERFACE_MODE_RMII:
- + mii_if = AR71XX_MII1_CTRL_IF_RMII;
- + break;
- + case PHY_INTERFACE_MODE_RGMII:
- + mii_if = AR71XX_MII1_CTRL_IF_RGMII;
- + break;
- + default:
- + return -EINVAL;
- + }
- + ath79_mii_ctrl_set_if(AR71XX_MII_REG_MII1_CTRL, mii_if);
- + break;
- +
- + case ATH79_SOC_AR7240:
- + case ATH79_SOC_AR7241:
- + case ATH79_SOC_AR9330:
- + case ATH79_SOC_AR9331:
- + pdata->phy_if_mode = PHY_INTERFACE_MODE_GMII;
- + break;
- +
- + case ATH79_SOC_AR7242:
- + /* FIXME */
- +
- + case ATH79_SOC_AR9341:
- + case ATH79_SOC_AR9342:
- + case ATH79_SOC_AR9344:
- + switch (pdata->phy_if_mode) {
- + case PHY_INTERFACE_MODE_MII:
- + case PHY_INTERFACE_MODE_GMII:
- + break;
- + default:
- + return -EINVAL;
- + }
- + break;
- +
- + case ATH79_SOC_QCA9556:
- + case ATH79_SOC_QCA9558:
- + switch (pdata->phy_if_mode) {
- + case PHY_INTERFACE_MODE_MII:
- + case PHY_INTERFACE_MODE_RGMII:
- + case PHY_INTERFACE_MODE_SGMII:
- + break;
- + default:
- + return -EINVAL;
- + }
- + break;
- +
- + default:
- + BUG();
- + }
- + break;
- + }
- +
- + return 0;
- +}
- +
- +void __init ath79_setup_ar933x_phy4_switch(bool mac, bool mdio)
- +{
- + void __iomem *base;
- + u32 t;
- +
- + base = ioremap(AR933X_GMAC_BASE, AR933X_GMAC_SIZE);
- +
- + t = __raw_readl(base + AR933X_GMAC_REG_ETH_CFG);
- + t &= ~(AR933X_ETH_CFG_SW_PHY_SWAP | AR933X_ETH_CFG_SW_PHY_ADDR_SWAP);
- + if (mac)
- + t |= AR933X_ETH_CFG_SW_PHY_SWAP;
- + if (mdio)
- + t |= AR933X_ETH_CFG_SW_PHY_ADDR_SWAP;
- + __raw_writel(t, base + AR933X_GMAC_REG_ETH_CFG);
- +
- + iounmap(base);
- +}
- +
- +void __init ath79_setup_ar934x_eth_cfg(u32 mask)
- +{
- + void __iomem *base;
- + u32 t;
- +
- + base = ioremap(AR934X_GMAC_BASE, AR934X_GMAC_SIZE);
- +
- + t = __raw_readl(base + AR934X_GMAC_REG_ETH_CFG);
- +
- + t &= ~(AR934X_ETH_CFG_RGMII_GMAC0 |
- + AR934X_ETH_CFG_MII_GMAC0 |
- + AR934X_ETH_CFG_GMII_GMAC0 |
- + AR934X_ETH_CFG_SW_ONLY_MODE |
- + AR934X_ETH_CFG_SW_PHY_SWAP);
- +
- + t |= mask;
- +
- + __raw_writel(t, base + AR934X_GMAC_REG_ETH_CFG);
- + /* flush write */
- + __raw_readl(base + AR934X_GMAC_REG_ETH_CFG);
- +
- + iounmap(base);
- +}
- +
- +static int ath79_eth_instance __initdata;
- +void __init ath79_register_eth(unsigned int id)
- +{
- + struct platform_device *pdev;
- + struct ag71xx_platform_data *pdata;
- + int err;
- +
- + if (id > 1) {
- + printk(KERN_ERR "ar71xx: invalid ethernet id %d\n", id);
- + return;
- + }
- +
- + ath79_init_eth_pll_data(id);
- +
- + if (id == 0)
- + pdev = &ath79_eth0_device;
- + else
- + pdev = &ath79_eth1_device;
- +
- + pdata = pdev->dev.platform_data;
- +
- + pdata->max_frame_len = 1540;
- + pdata->desc_pktlen_mask = 0xfff;
- +
- + err = ath79_setup_phy_if_mode(id, pdata);
- + if (err) {
- + printk(KERN_ERR
- + "ar71xx: invalid PHY interface mode for GE%u\n", id);
- + return;
- + }
- +
- + switch (ath79_soc) {
- + case ATH79_SOC_AR7130:
- + if (id == 0) {
- + pdata->ddr_flush = ath79_ddr_flush_ge0;
- + pdata->set_speed = ath79_set_speed_ge0;
- + } else {
- + pdata->ddr_flush = ath79_ddr_flush_ge1;
- + pdata->set_speed = ath79_set_speed_ge1;
- + }
- + break;
- +
- + case ATH79_SOC_AR7141:
- + case ATH79_SOC_AR7161:
- + if (id == 0) {
- + pdata->ddr_flush = ath79_ddr_flush_ge0;
- + pdata->set_speed = ath79_set_speed_ge0;
- + } else {
- + pdata->ddr_flush = ath79_ddr_flush_ge1;
- + pdata->set_speed = ath79_set_speed_ge1;
- + }
- + pdata->has_gbit = 1;
- + break;
- +
- + case ATH79_SOC_AR7242:
- + if (id == 0) {
- + pdata->reset_bit |= AR724X_RESET_GE0_MDIO |
- + AR71XX_RESET_GE0_PHY;
- + pdata->ddr_flush = ar724x_ddr_flush_ge0;
- + pdata->set_speed = ar7242_set_speed_ge0;
- + } else {
- + pdata->reset_bit |= AR724X_RESET_GE1_MDIO |
- + AR71XX_RESET_GE1_PHY;
- + pdata->ddr_flush = ar724x_ddr_flush_ge1;
- + pdata->set_speed = ath79_set_speed_dummy;
- + }
- + pdata->has_gbit = 1;
- + pdata->is_ar724x = 1;
- +
- + if (!pdata->fifo_cfg1)
- + pdata->fifo_cfg1 = 0x0010ffff;
- + if (!pdata->fifo_cfg2)
- + pdata->fifo_cfg2 = 0x015500aa;
- + if (!pdata->fifo_cfg3)
- + pdata->fifo_cfg3 = 0x01f00140;
- + break;
- +
- + case ATH79_SOC_AR7241:
- + if (id == 0)
- + pdata->reset_bit |= AR724X_RESET_GE0_MDIO;
- + else
- + pdata->reset_bit |= AR724X_RESET_GE1_MDIO;
- + /* fall through */
- + case ATH79_SOC_AR7240:
- + if (id == 0) {
- + pdata->reset_bit |= AR71XX_RESET_GE0_PHY;
- + pdata->ddr_flush = ar724x_ddr_flush_ge0;
- + pdata->set_speed = ath79_set_speed_dummy;
- +
- + pdata->phy_mask = BIT(4);
- + } else {
- + pdata->reset_bit |= AR71XX_RESET_GE1_PHY;
- + pdata->ddr_flush = ar724x_ddr_flush_ge1;
- + pdata->set_speed = ath79_set_speed_dummy;
- +
- + pdata->speed = SPEED_1000;
- + pdata->duplex = DUPLEX_FULL;
- + pdata->switch_data = &ath79_switch_data;
- +
- + ath79_switch_data.phy_poll_mask |= BIT(4);
- + }
- + pdata->has_gbit = 1;
- + pdata->is_ar724x = 1;
- + if (ath79_soc == ATH79_SOC_AR7240)
- + pdata->is_ar7240 = 1;
- +
- + if (!pdata->fifo_cfg1)
- + pdata->fifo_cfg1 = 0x0010ffff;
- + if (!pdata->fifo_cfg2)
- + pdata->fifo_cfg2 = 0x015500aa;
- + if (!pdata->fifo_cfg3)
- + pdata->fifo_cfg3 = 0x01f00140;
- + break;
- +
- + case ATH79_SOC_AR9130:
- + if (id == 0) {
- + pdata->ddr_flush = ar91xx_ddr_flush_ge0;
- + pdata->set_speed = ar91xx_set_speed_ge0;
- + } else {
- + pdata->ddr_flush = ar91xx_ddr_flush_ge1;
- + pdata->set_speed = ar91xx_set_speed_ge1;
- + }
- + pdata->is_ar91xx = 1;
- + break;
- +
- + case ATH79_SOC_AR9132:
- + if (id == 0) {
- + pdata->ddr_flush = ar91xx_ddr_flush_ge0;
- + pdata->set_speed = ar91xx_set_speed_ge0;
- + } else {
- + pdata->ddr_flush = ar91xx_ddr_flush_ge1;
- + pdata->set_speed = ar91xx_set_speed_ge1;
- + }
- + pdata->is_ar91xx = 1;
- + pdata->has_gbit = 1;
- + break;
- +
- + case ATH79_SOC_AR9330:
- + case ATH79_SOC_AR9331:
- + if (id == 0) {
- + pdata->reset_bit = AR933X_RESET_GE0_MAC |
- + AR933X_RESET_GE0_MDIO;
- + pdata->ddr_flush = ar933x_ddr_flush_ge0;
- + pdata->set_speed = ath79_set_speed_dummy;
- +
- + pdata->phy_mask = BIT(4);
- + } else {
- + pdata->reset_bit = AR933X_RESET_GE1_MAC |
- + AR933X_RESET_GE1_MDIO;
- + pdata->ddr_flush = ar933x_ddr_flush_ge1;
- + pdata->set_speed = ath79_set_speed_dummy;
- +
- + pdata->speed = SPEED_1000;
- + pdata->duplex = DUPLEX_FULL;
- + pdata->switch_data = &ath79_switch_data;
- +
- + ath79_switch_data.phy_poll_mask |= BIT(4);
- + }
- +
- + pdata->has_gbit = 1;
- + pdata->is_ar724x = 1;
- +
- + if (!pdata->fifo_cfg1)
- + pdata->fifo_cfg1 = 0x0010ffff;
- + if (!pdata->fifo_cfg2)
- + pdata->fifo_cfg2 = 0x015500aa;
- + if (!pdata->fifo_cfg3)
- + pdata->fifo_cfg3 = 0x01f00140;
- + break;
- +
- + case ATH79_SOC_AR9341:
- + case ATH79_SOC_AR9342:
- + case ATH79_SOC_AR9344:
- + if (id == 0) {
- + pdata->reset_bit = AR934X_RESET_GE0_MAC |
- + AR934X_RESET_GE0_MDIO;
- + pdata->set_speed = ar934x_set_speed_ge0;
- + } else {
- + pdata->reset_bit = AR934X_RESET_GE1_MAC |
- + AR934X_RESET_GE1_MDIO;
- + pdata->set_speed = ath79_set_speed_dummy;
- +
- + pdata->switch_data = &ath79_switch_data;
- +
- + /* reset the built-in switch */
- + ath79_device_reset_set(AR934X_RESET_ETH_SWITCH);
- + ath79_device_reset_clear(AR934X_RESET_ETH_SWITCH);
- + }
- +
- + pdata->ddr_flush = ath79_ddr_no_flush;
- + pdata->has_gbit = 1;
- + pdata->is_ar724x = 1;
- +
- + pdata->max_frame_len = SZ_16K - 1;
- + pdata->desc_pktlen_mask = SZ_16K - 1;
- +
- + if (!pdata->fifo_cfg1)
- + pdata->fifo_cfg1 = 0x0010ffff;
- + if (!pdata->fifo_cfg2)
- + pdata->fifo_cfg2 = 0x015500aa;
- + if (!pdata->fifo_cfg3)
- + pdata->fifo_cfg3 = 0x01f00140;
- + break;
- +
- + case ATH79_SOC_QCA9556:
- + case ATH79_SOC_QCA9558:
- + if (id == 0) {
- + pdata->reset_bit = QCA955X_RESET_GE0_MAC |
- + QCA955X_RESET_GE0_MDIO;
- + pdata->set_speed = qca955x_set_speed_xmii;
- + } else {
- + pdata->reset_bit = QCA955X_RESET_GE1_MAC |
- + QCA955X_RESET_GE1_MDIO;
- + pdata->set_speed = qca955x_set_speed_sgmii;
- + }
- +
- + pdata->ddr_flush = ath79_ddr_no_flush;
- + pdata->has_gbit = 1;
- + pdata->is_ar724x = 1;
- +
- + /*
- + * Limit the maximum frame length to 4095 bytes.
- + * Although the documentation says that the hardware
- + * limit is 16383 bytes but that does not work in
- + * practice. It seems that the hardware only updates
- + * the lowest 12 bits of the packet length field
- + * in the RX descriptor.
- + */
- + pdata->max_frame_len = SZ_4K - 1;
- + pdata->desc_pktlen_mask = SZ_16K - 1;
- +
- + if (!pdata->fifo_cfg1)
- + pdata->fifo_cfg1 = 0x0010ffff;
- + if (!pdata->fifo_cfg2)
- + pdata->fifo_cfg2 = 0x015500aa;
- + if (!pdata->fifo_cfg3)
- + pdata->fifo_cfg3 = 0x01f00140;
- + break;
- +
- + default:
- + BUG();
- + }
- +
- + switch (pdata->phy_if_mode) {
- + case PHY_INTERFACE_MODE_GMII:
- + case PHY_INTERFACE_MODE_RGMII:
- + case PHY_INTERFACE_MODE_SGMII:
- + if (!pdata->has_gbit) {
- + printk(KERN_ERR "ar71xx: no gbit available on eth%d\n",
- + id);
- + return;
- + }
- + /* fallthrough */
- + default:
- + break;
- + }
- +
- + if (!is_valid_ether_addr(pdata->mac_addr)) {
- + random_ether_addr(pdata->mac_addr);
- + printk(KERN_DEBUG
- + "ar71xx: using random MAC address for eth%d\n",
- + ath79_eth_instance);
- + }
- +
- + if (pdata->mii_bus_dev == NULL) {
- + switch (ath79_soc) {
- + case ATH79_SOC_AR9341:
- + case ATH79_SOC_AR9342:
- + case ATH79_SOC_AR9344:
- + if (id == 0)
- + pdata->mii_bus_dev = &ath79_mdio0_device.dev;
- + else
- + pdata->mii_bus_dev = &ath79_mdio1_device.dev;
- + break;
- +
- + case ATH79_SOC_AR7241:
- + case ATH79_SOC_AR9330:
- + case ATH79_SOC_AR9331:
- + pdata->mii_bus_dev = &ath79_mdio1_device.dev;
- + break;
- +
- + case ATH79_SOC_QCA9556:
- + case ATH79_SOC_QCA9558:
- + /* don't assign any MDIO device by default */
- + break;
- +
- + default:
- + pdata->mii_bus_dev = &ath79_mdio0_device.dev;
- + break;
- + }
- + }
- +
- + /* Reset the device */
- + ath79_device_reset_set(pdata->reset_bit);
- + mdelay(100);
- +
- + ath79_device_reset_clear(pdata->reset_bit);
- + mdelay(100);
- +
- + platform_device_register(pdev);
- + ath79_eth_instance++;
- +}
- +
- +void __init ath79_set_mac_base(unsigned char *mac)
- +{
- + memcpy(ath79_mac_base, mac, ETH_ALEN);
- +}
- +
- +void __init ath79_parse_ascii_mac(char *mac_str, u8 *mac)
- +{
- + int t;
- +
- + t = sscanf(mac_str, "%02hhx:%02hhx:%02hhx:%02hhx:%02hhx:%02hhx",
- + &mac[0], &mac[1], &mac[2], &mac[3], &mac[4], &mac[5]);
- +
- + if (t != ETH_ALEN)
- + t = sscanf(mac_str, "%02hhx.%02hhx.%02hhx.%02hhx.%02hhx.%02hhx",
- + &mac[0], &mac[1], &mac[2], &mac[3], &mac[4], &mac[5]);
- +
- + if (t != ETH_ALEN || !is_valid_ether_addr(mac)) {
- + memset(mac, 0, ETH_ALEN);
- + printk(KERN_DEBUG "ar71xx: invalid mac address \"%s\"\n",
- + mac_str);
- + }
- +}
- +
- +static void __init ath79_set_mac_base_ascii(char *str)
- +{
- + u8 mac[ETH_ALEN];
- +
- + ath79_parse_ascii_mac(str, mac);
- + ath79_set_mac_base(mac);
- +}
- +
- +static int __init ath79_ethaddr_setup(char *str)
- +{
- + ath79_set_mac_base_ascii(str);
- + return 1;
- +}
- +__setup("ethaddr=", ath79_ethaddr_setup);
- +
- +static int __init ath79_kmac_setup(char *str)
- +{
- + ath79_set_mac_base_ascii(str);
- + return 1;
- +}
- +__setup("kmac=", ath79_kmac_setup);
- +
- +void __init ath79_init_mac(unsigned char *dst, const unsigned char *src,
- + int offset)
- +{
- + int t;
- +
- + if (!dst)
- + return;
- +
- + if (!src || !is_valid_ether_addr(src)) {
- + memset(dst, '\0', ETH_ALEN);
- + return;
- + }
- +
- + t = (((u32) src[3]) << 16) + (((u32) src[4]) << 8) + ((u32) src[5]);
- + t += offset;
- +
- + dst[0] = src[0];
- + dst[1] = src[1];
- + dst[2] = src[2];
- + dst[3] = (t >> 16) & 0xff;
- + dst[4] = (t >> 8) & 0xff;
- + dst[5] = t & 0xff;
- +}
- +
- +void __init ath79_init_local_mac(unsigned char *dst, const unsigned char *src)
- +{
- + int i;
- +
- + if (!dst)
- + return;
- +
- + if (!src || !is_valid_ether_addr(src)) {
- + memset(dst, '\0', ETH_ALEN);
- + return;
- + }
- +
- + for (i = 0; i < ETH_ALEN; i++)
- + dst[i] = src[i];
- + dst[0] |= 0x02;
- +}
- diff --git a/arch/mips/ath79/dev-eth.h b/arch/mips/ath79/dev-eth.h
- new file mode 100644
- index 0000000..ff26ec4
- --- /dev/null
- +++ b/arch/mips/ath79/dev-eth.h
- @@ -0,0 +1,51 @@
- +/*
- + * Atheros AR71xx SoC device definitions
- + *
- + * Copyright (C) 2008-2012 Gabor Juhos <juhosg@openwrt.org>
- + * Copyright (C) 2008 Imre Kaloz <kaloz@openwrt.org>
- + *
- + * This program is free software; you can redistribute it and/or modify it
- + * under the terms of the GNU General Public License version 2 as published
- + * by the Free Software Foundation.
- + */
- +
- +#ifndef _ATH79_DEV_ETH_H
- +#define _ATH79_DEV_ETH_H
- +
- +#include <asm/mach-ath79/ag71xx_platform.h>
- +
- +struct platform_device;
- +
- +extern unsigned char ath79_mac_base[] __initdata;
- +void ath79_parse_ascii_mac(char *mac_str, u8 *mac);
- +void ath79_init_mac(unsigned char *dst, const unsigned char *src,
- + int offset);
- +void ath79_init_local_mac(unsigned char *dst, const unsigned char *src);
- +
- +struct ath79_eth_pll_data {
- + u32 pll_10;
- + u32 pll_100;
- + u32 pll_1000;
- +};
- +
- +extern struct ath79_eth_pll_data ath79_eth0_pll_data;
- +extern struct ath79_eth_pll_data ath79_eth1_pll_data;
- +
- +extern struct ag71xx_platform_data ath79_eth0_data;
- +extern struct ag71xx_platform_data ath79_eth1_data;
- +extern struct platform_device ath79_eth0_device;
- +extern struct platform_device ath79_eth1_device;
- +void ath79_register_eth(unsigned int id);
- +
- +extern struct ag71xx_switch_platform_data ath79_switch_data;
- +
- +extern struct ag71xx_mdio_platform_data ath79_mdio0_data;
- +extern struct ag71xx_mdio_platform_data ath79_mdio1_data;
- +extern struct platform_device ath79_mdio0_device;
- +extern struct platform_device ath79_mdio1_device;
- +void ath79_register_mdio(unsigned int id, u32 phy_mask);
- +
- +void ath79_setup_ar933x_phy4_switch(bool mac, bool mdio);
- +void ath79_setup_ar934x_eth_cfg(u32 mask);
- +
- +#endif /* _ATH79_DEV_ETH_H */
- diff --git a/arch/mips/include/asm/mach-ath79/ar71xx_regs.h b/arch/mips/include/asm/mach-ath79/ar71xx_regs.h
- index cd41e93..3e6b2ed 100644
- --- a/arch/mips/include/asm/mach-ath79/ar71xx_regs.h
- +++ b/arch/mips/include/asm/mach-ath79/ar71xx_regs.h
- @@ -20,6 +20,10 @@
- #include <linux/bitops.h>
-
- #define AR71XX_APB_BASE 0x18000000
- +#define AR71XX_GE0_BASE 0x19000000
- +#define AR71XX_GE0_SIZE 0x10000
- +#define AR71XX_GE1_BASE 0x1a000000
- +#define AR71XX_GE1_SIZE 0x10000
- #define AR71XX_EHCI_BASE 0x1b000000
- #define AR71XX_EHCI_SIZE 0x1000
- #define AR71XX_OHCI_BASE 0x1c000000
- @@ -39,6 +43,8 @@
- #define AR71XX_PLL_SIZE 0x100
- #define AR71XX_RESET_BASE (AR71XX_APB_BASE + 0x00060000)
- #define AR71XX_RESET_SIZE 0x100
- +#define AR71XX_MII_BASE (AR71XX_APB_BASE + 0x00070000)
- +#define AR71XX_MII_SIZE 0x100
-
- #define AR71XX_PCI_MEM_BASE 0x10000000
- #define AR71XX_PCI_MEM_SIZE 0x07000000
- @@ -81,11 +87,15 @@
-
- #define AR933X_UART_BASE (AR71XX_APB_BASE + 0x00020000)
- #define AR933X_UART_SIZE 0x14
- +#define AR933X_GMAC_BASE (AR71XX_APB_BASE + 0x00070000)
- +#define AR933X_GMAC_SIZE 0x04
- #define AR933X_WMAC_BASE (AR71XX_APB_BASE + 0x00100000)
- #define AR933X_WMAC_SIZE 0x20000
- #define AR933X_EHCI_BASE 0x1b000000
- #define AR933X_EHCI_SIZE 0x1000
-
- +#define AR934X_GMAC_BASE (AR71XX_APB_BASE + 0x00070000)
- +#define AR934X_GMAC_SIZE 0x14
- #define AR934X_WMAC_BASE (AR71XX_APB_BASE + 0x00100000)
- #define AR934X_WMAC_SIZE 0x20000
- #define AR934X_EHCI_BASE 0x1b000000
- @@ -166,6 +176,9 @@
- #define AR71XX_AHB_DIV_SHIFT 20
- #define AR71XX_AHB_DIV_MASK 0x7
-
- +#define AR71XX_ETH0_PLL_SHIFT 17
- +#define AR71XX_ETH1_PLL_SHIFT 19
- +
- #define AR724X_PLL_REG_CPU_CONFIG 0x00
- #define AR724X_PLL_REG_PCIE_CONFIG 0x18
-
- @@ -178,6 +191,8 @@
- #define AR724X_DDR_DIV_SHIFT 22
- #define AR724X_DDR_DIV_MASK 0x3
-
- +#define AR7242_PLL_REG_ETH0_INT_CLOCK 0x2c
- +
- #define AR913X_PLL_REG_CPU_CONFIG 0x00
- #define AR913X_PLL_REG_ETH_CONFIG 0x04
- #define AR913X_PLL_REG_ETH0_INT_CLOCK 0x14
- @@ -190,6 +205,9 @@
- #define AR913X_AHB_DIV_SHIFT 19
- #define AR913X_AHB_DIV_MASK 0x1
-
- +#define AR913X_ETH0_PLL_SHIFT 20
- +#define AR913X_ETH1_PLL_SHIFT 22
- +
- #define AR933X_PLL_CPU_CONFIG_REG 0x00
- #define AR933X_PLL_CLOCK_CTRL_REG 0x08
-
- @@ -211,6 +229,8 @@
- #define AR934X_PLL_CPU_CONFIG_REG 0x00
- #define AR934X_PLL_DDR_CONFIG_REG 0x04
- #define AR934X_PLL_CPU_DDR_CLK_CTRL_REG 0x08
- +#define AR934X_PLL_SWITCH_CLOCK_CONTROL_REG 0x24
- +#define AR934X_PLL_ETH_XMII_CONTROL_REG 0x2c
-
- #define AR934X_PLL_CPU_CONFIG_NFRAC_SHIFT 0
- #define AR934X_PLL_CPU_CONFIG_NFRAC_MASK 0x3f
- @@ -243,9 +263,13 @@
- #define AR934X_PLL_CPU_DDR_CLK_CTRL_DDRCLK_FROM_DDRPLL BIT(21)
- #define AR934X_PLL_CPU_DDR_CLK_CTRL_AHBCLK_FROM_DDRPLL BIT(24)
-
- +#define AR934X_PLL_SWITCH_CLOCK_CONTROL_MDIO_CLK_SEL BIT(6)
- +
- #define QCA955X_PLL_CPU_CONFIG_REG 0x00
- #define QCA955X_PLL_DDR_CONFIG_REG 0x04
- #define QCA955X_PLL_CLK_CTRL_REG 0x08
- +#define QCA955X_PLL_ETH_XMII_CONTROL_REG 0x28
- +#define QCA955X_PLL_ETH_SGMII_CONTROL_REG 0x48
-
- #define QCA955X_PLL_CPU_CONFIG_NFRAC_SHIFT 0
- #define QCA955X_PLL_CPU_CONFIG_NFRAC_MASK 0x3f
- @@ -370,16 +394,30 @@
- #define AR913X_RESET_USB_HOST BIT(5)
- #define AR913X_RESET_USB_PHY BIT(4)
-
- +#define AR933X_RESET_GE1_MDIO BIT(23)
- +#define AR933X_RESET_GE0_MDIO BIT(22)
- +#define AR933X_RESET_GE1_MAC BIT(13)
- #define AR933X_RESET_WMAC BIT(11)
- +#define AR933X_RESET_GE0_MAC BIT(9)
- #define AR933X_RESET_USB_HOST BIT(5)
- #define AR933X_RESET_USB_PHY BIT(4)
- #define AR933X_RESET_USBSUS_OVERRIDE BIT(3)
-
- +#define AR934X_RESET_GE1_MDIO BIT(23)
- +#define AR934X_RESET_GE0_MDIO BIT(22)
- +#define AR934X_RESET_GE1_MAC BIT(13)
- #define AR934X_RESET_USB_PHY_ANALOG BIT(11)
- +#define AR934X_RESET_GE0_MAC BIT(9)
- +#define AR934X_RESET_ETH_SWITCH BIT(8)
- #define AR934X_RESET_USB_HOST BIT(5)
- #define AR934X_RESET_USB_PHY BIT(4)
- #define AR934X_RESET_USBSUS_OVERRIDE BIT(3)
-
- +#define QCA955X_RESET_GE1_MDIO BIT(23)
- +#define QCA955X_RESET_GE0_MDIO BIT(22)
- +#define QCA955X_RESET_GE1_MAC BIT(13)
- +#define QCA955X_RESET_GE0_MAC BIT(9)
- +
- #define AR933X_BOOTSTRAP_REF_CLK_40 BIT(0)
-
- #define AR934X_BOOTSTRAP_SW_OPTION8 BIT(23)
- @@ -552,4 +590,47 @@
- #define AR934X_SRIF_DPLL2_OUTDIV_SHIFT 13
- #define AR934X_SRIF_DPLL2_OUTDIV_MASK 0x7
-
- +#define AR71XX_GPIO_FUNC_SPI_CS2_EN BIT(13)
- +#define AR71XX_GPIO_FUNC_SPI_CS1_EN BIT(12)
- +
- +/*
- + * MII_CTRL block
- + */
- +#define AR71XX_MII_REG_MII0_CTRL 0x00
- +#define AR71XX_MII_REG_MII1_CTRL 0x04
- +
- +#define AR71XX_MII_CTRL_IF_MASK 3
- +#define AR71XX_MII_CTRL_SPEED_SHIFT 4
- +#define AR71XX_MII_CTRL_SPEED_MASK 3
- +#define AR71XX_MII_CTRL_SPEED_10 0
- +#define AR71XX_MII_CTRL_SPEED_100 1
- +#define AR71XX_MII_CTRL_SPEED_1000 2
- +
- +#define AR71XX_MII0_CTRL_IF_GMII 0
- +#define AR71XX_MII0_CTRL_IF_MII 1
- +#define AR71XX_MII0_CTRL_IF_RGMII 2
- +#define AR71XX_MII0_CTRL_IF_RMII 3
- +
- +#define AR71XX_MII1_CTRL_IF_RGMII 0
- +#define AR71XX_MII1_CTRL_IF_RMII 1
- +
- +/*
- + * AR933X GMAC interface
- + */
- +#define AR933X_GMAC_REG_ETH_CFG 0x00
- +
- +#define AR933X_ETH_CFG_SW_PHY_SWAP BIT(7)
- +#define AR933X_ETH_CFG_SW_PHY_ADDR_SWAP BIT(8)
- +
- +/*
- + * AR934X GMAC Interface
- + */
- +#define AR934X_GMAC_REG_ETH_CFG 0x00
- +
- +#define AR934X_ETH_CFG_RGMII_GMAC0 BIT(0)
- +#define AR934X_ETH_CFG_MII_GMAC0 BIT(1)
- +#define AR934X_ETH_CFG_GMII_GMAC0 BIT(2)
- +#define AR934X_ETH_CFG_SW_ONLY_MODE BIT(6)
- +#define AR934X_ETH_CFG_SW_PHY_SWAP BIT(7)
- +
- #endif /* __ASM_MACH_AR71XX_REGS_H */
- --
- 1.8.5.3
|