0003-net-add-ag71xx-mac-driver.patch 108 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185
  1. diff -Nur linux-4.1.6.orig/arch/mips/include/asm/mach-ath79/ag71xx_platform.h linux-4.1.6/arch/mips/include/asm/mach-ath79/ag71xx_platform.h
  2. --- linux-4.1.6.orig/arch/mips/include/asm/mach-ath79/ag71xx_platform.h 1970-01-01 01:00:00.000000000 +0100
  3. +++ linux-4.1.6/arch/mips/include/asm/mach-ath79/ag71xx_platform.h 2015-09-13 19:45:36.374555224 +0200
  4. @@ -0,0 +1,65 @@
  5. +/*
  6. + * Atheros AR71xx SoC specific platform data definitions
  7. + *
  8. + * Copyright (C) 2008-2012 Gabor Juhos <juhosg@openwrt.org>
  9. + * Copyright (C) 2008 Imre Kaloz <kaloz@openwrt.org>
  10. + *
  11. + * This program is free software; you can redistribute it and/or modify it
  12. + * under the terms of the GNU General Public License version 2 as published
  13. + * by the Free Software Foundation.
  14. + */
  15. +
  16. +#ifndef __ASM_MACH_ATH79_PLATFORM_H
  17. +#define __ASM_MACH_ATH79_PLATFORM_H
  18. +
  19. +#include <linux/if_ether.h>
  20. +#include <linux/skbuff.h>
  21. +#include <linux/phy.h>
  22. +#include <linux/spi/spi.h>
  23. +
  24. +struct ag71xx_switch_platform_data {
  25. + u8 phy4_mii_en:1;
  26. + u8 phy_poll_mask;
  27. +};
  28. +
  29. +struct ag71xx_platform_data {
  30. + phy_interface_t phy_if_mode;
  31. + u32 phy_mask;
  32. + int speed;
  33. + int duplex;
  34. + u32 reset_bit;
  35. + u8 mac_addr[ETH_ALEN];
  36. + struct device *mii_bus_dev;
  37. +
  38. + u8 has_gbit:1;
  39. + u8 is_ar91xx:1;
  40. + u8 is_ar7240:1;
  41. + u8 is_ar724x:1;
  42. + u8 has_ar8216:1;
  43. +
  44. + struct ag71xx_switch_platform_data *switch_data;
  45. +
  46. + void (*ddr_flush)(void);
  47. + void (*set_speed)(int speed);
  48. +
  49. + u32 fifo_cfg1;
  50. + u32 fifo_cfg2;
  51. + u32 fifo_cfg3;
  52. +
  53. + unsigned int max_frame_len;
  54. + unsigned int desc_pktlen_mask;
  55. +};
  56. +
  57. +struct ag71xx_mdio_platform_data {
  58. + u32 phy_mask;
  59. + u8 builtin_switch:1;
  60. + u8 is_ar7240:1;
  61. + u8 is_ar9330:1;
  62. + u8 is_ar934x:1;
  63. + unsigned long mdio_clock;
  64. + unsigned long ref_clock;
  65. +
  66. + void (*reset)(struct mii_bus *bus);
  67. +};
  68. +
  69. +#endif /* __ASM_MACH_ATH79_PLATFORM_H */
  70. diff -Nur linux-4.1.6.orig/drivers/net/ethernet/atheros/ag71xx/ag71xx_ar7240.c linux-4.1.6/drivers/net/ethernet/atheros/ag71xx/ag71xx_ar7240.c
  71. --- linux-4.1.6.orig/drivers/net/ethernet/atheros/ag71xx/ag71xx_ar7240.c 1970-01-01 01:00:00.000000000 +0100
  72. +++ linux-4.1.6/drivers/net/ethernet/atheros/ag71xx/ag71xx_ar7240.c 2015-09-13 19:45:36.374555224 +0200
  73. @@ -0,0 +1,1202 @@
  74. +/*
  75. + * Driver for the built-in ethernet switch of the Atheros AR7240 SoC
  76. + * Copyright (c) 2010 Gabor Juhos <juhosg@openwrt.org>
  77. + * Copyright (c) 2010 Felix Fietkau <nbd@openwrt.org>
  78. + *
  79. + * This program is free software; you can redistribute it and/or modify it
  80. + * under the terms of the GNU General Public License version 2 as published
  81. + * by the Free Software Foundation.
  82. + *
  83. + */
  84. +
  85. +#include <linux/etherdevice.h>
  86. +#include <linux/list.h>
  87. +#include <linux/netdevice.h>
  88. +#include <linux/phy.h>
  89. +#include <linux/mii.h>
  90. +#include <linux/bitops.h>
  91. +#include <linux/switch.h>
  92. +#include "ag71xx.h"
  93. +
  94. +#define BITM(_count) (BIT(_count) - 1)
  95. +#define BITS(_shift, _count) (BITM(_count) << _shift)
  96. +
  97. +#define AR7240_REG_MASK_CTRL 0x00
  98. +#define AR7240_MASK_CTRL_REVISION_M BITM(8)
  99. +#define AR7240_MASK_CTRL_VERSION_M BITM(8)
  100. +#define AR7240_MASK_CTRL_VERSION_S 8
  101. +#define AR7240_MASK_CTRL_VERSION_AR7240 0x01
  102. +#define AR7240_MASK_CTRL_VERSION_AR934X 0x02
  103. +#define AR7240_MASK_CTRL_SOFT_RESET BIT(31)
  104. +
  105. +#define AR7240_REG_MAC_ADDR0 0x20
  106. +#define AR7240_REG_MAC_ADDR1 0x24
  107. +
  108. +#define AR7240_REG_FLOOD_MASK 0x2c
  109. +#define AR7240_FLOOD_MASK_BROAD_TO_CPU BIT(26)
  110. +
  111. +#define AR7240_REG_GLOBAL_CTRL 0x30
  112. +#define AR7240_GLOBAL_CTRL_MTU_M BITM(11)
  113. +#define AR9340_GLOBAL_CTRL_MTU_M BITM(14)
  114. +
  115. +#define AR7240_REG_VTU 0x0040
  116. +#define AR7240_VTU_OP BITM(3)
  117. +#define AR7240_VTU_OP_NOOP 0x0
  118. +#define AR7240_VTU_OP_FLUSH 0x1
  119. +#define AR7240_VTU_OP_LOAD 0x2
  120. +#define AR7240_VTU_OP_PURGE 0x3
  121. +#define AR7240_VTU_OP_REMOVE_PORT 0x4
  122. +#define AR7240_VTU_ACTIVE BIT(3)
  123. +#define AR7240_VTU_FULL BIT(4)
  124. +#define AR7240_VTU_PORT BITS(8, 4)
  125. +#define AR7240_VTU_PORT_S 8
  126. +#define AR7240_VTU_VID BITS(16, 12)
  127. +#define AR7240_VTU_VID_S 16
  128. +#define AR7240_VTU_PRIO BITS(28, 3)
  129. +#define AR7240_VTU_PRIO_S 28
  130. +#define AR7240_VTU_PRIO_EN BIT(31)
  131. +
  132. +#define AR7240_REG_VTU_DATA 0x0044
  133. +#define AR7240_VTUDATA_MEMBER BITS(0, 10)
  134. +#define AR7240_VTUDATA_VALID BIT(11)
  135. +
  136. +#define AR7240_REG_ATU 0x50
  137. +#define AR7240_ATU_FLUSH_ALL 0x1
  138. +
  139. +#define AR7240_REG_AT_CTRL 0x5c
  140. +#define AR7240_AT_CTRL_AGE_TIME BITS(0, 15)
  141. +#define AR7240_AT_CTRL_AGE_EN BIT(17)
  142. +#define AR7240_AT_CTRL_LEARN_CHANGE BIT(18)
  143. +#define AR7240_AT_CTRL_RESERVED BIT(19)
  144. +#define AR7240_AT_CTRL_ARP_EN BIT(20)
  145. +
  146. +#define AR7240_REG_TAG_PRIORITY 0x70
  147. +
  148. +#define AR7240_REG_SERVICE_TAG 0x74
  149. +#define AR7240_SERVICE_TAG_M BITM(16)
  150. +
  151. +#define AR7240_REG_CPU_PORT 0x78
  152. +#define AR7240_MIRROR_PORT_S 4
  153. +#define AR7240_CPU_PORT_EN BIT(8)
  154. +
  155. +#define AR7240_REG_MIB_FUNCTION0 0x80
  156. +#define AR7240_MIB_TIMER_M BITM(16)
  157. +#define AR7240_MIB_AT_HALF_EN BIT(16)
  158. +#define AR7240_MIB_BUSY BIT(17)
  159. +#define AR7240_MIB_FUNC_S 24
  160. +#define AR7240_MIB_FUNC_M BITM(3)
  161. +#define AR7240_MIB_FUNC_NO_OP 0x0
  162. +#define AR7240_MIB_FUNC_FLUSH 0x1
  163. +#define AR7240_MIB_FUNC_CAPTURE 0x3
  164. +
  165. +#define AR7240_REG_MDIO_CTRL 0x98
  166. +#define AR7240_MDIO_CTRL_DATA_M BITM(16)
  167. +#define AR7240_MDIO_CTRL_REG_ADDR_S 16
  168. +#define AR7240_MDIO_CTRL_PHY_ADDR_S 21
  169. +#define AR7240_MDIO_CTRL_CMD_WRITE 0
  170. +#define AR7240_MDIO_CTRL_CMD_READ BIT(27)
  171. +#define AR7240_MDIO_CTRL_MASTER_EN BIT(30)
  172. +#define AR7240_MDIO_CTRL_BUSY BIT(31)
  173. +
  174. +#define AR7240_REG_PORT_BASE(_port) (0x100 + (_port) * 0x100)
  175. +
  176. +#define AR7240_REG_PORT_STATUS(_port) (AR7240_REG_PORT_BASE((_port)) + 0x00)
  177. +#define AR7240_PORT_STATUS_SPEED_S 0
  178. +#define AR7240_PORT_STATUS_SPEED_M BITM(2)
  179. +#define AR7240_PORT_STATUS_SPEED_10 0
  180. +#define AR7240_PORT_STATUS_SPEED_100 1
  181. +#define AR7240_PORT_STATUS_SPEED_1000 2
  182. +#define AR7240_PORT_STATUS_TXMAC BIT(2)
  183. +#define AR7240_PORT_STATUS_RXMAC BIT(3)
  184. +#define AR7240_PORT_STATUS_TXFLOW BIT(4)
  185. +#define AR7240_PORT_STATUS_RXFLOW BIT(5)
  186. +#define AR7240_PORT_STATUS_DUPLEX BIT(6)
  187. +#define AR7240_PORT_STATUS_LINK_UP BIT(8)
  188. +#define AR7240_PORT_STATUS_LINK_AUTO BIT(9)
  189. +#define AR7240_PORT_STATUS_LINK_PAUSE BIT(10)
  190. +
  191. +#define AR7240_REG_PORT_CTRL(_port) (AR7240_REG_PORT_BASE((_port)) + 0x04)
  192. +#define AR7240_PORT_CTRL_STATE_M BITM(3)
  193. +#define AR7240_PORT_CTRL_STATE_DISABLED 0
  194. +#define AR7240_PORT_CTRL_STATE_BLOCK 1
  195. +#define AR7240_PORT_CTRL_STATE_LISTEN 2
  196. +#define AR7240_PORT_CTRL_STATE_LEARN 3
  197. +#define AR7240_PORT_CTRL_STATE_FORWARD 4
  198. +#define AR7240_PORT_CTRL_LEARN_LOCK BIT(7)
  199. +#define AR7240_PORT_CTRL_VLAN_MODE_S 8
  200. +#define AR7240_PORT_CTRL_VLAN_MODE_KEEP 0
  201. +#define AR7240_PORT_CTRL_VLAN_MODE_STRIP 1
  202. +#define AR7240_PORT_CTRL_VLAN_MODE_ADD 2
  203. +#define AR7240_PORT_CTRL_VLAN_MODE_DOUBLE_TAG 3
  204. +#define AR7240_PORT_CTRL_IGMP_SNOOP BIT(10)
  205. +#define AR7240_PORT_CTRL_HEADER BIT(11)
  206. +#define AR7240_PORT_CTRL_MAC_LOOP BIT(12)
  207. +#define AR7240_PORT_CTRL_SINGLE_VLAN BIT(13)
  208. +#define AR7240_PORT_CTRL_LEARN BIT(14)
  209. +#define AR7240_PORT_CTRL_DOUBLE_TAG BIT(15)
  210. +#define AR7240_PORT_CTRL_MIRROR_TX BIT(16)
  211. +#define AR7240_PORT_CTRL_MIRROR_RX BIT(17)
  212. +
  213. +#define AR7240_REG_PORT_VLAN(_port) (AR7240_REG_PORT_BASE((_port)) + 0x08)
  214. +
  215. +#define AR7240_PORT_VLAN_DEFAULT_ID_S 0
  216. +#define AR7240_PORT_VLAN_DEST_PORTS_S 16
  217. +#define AR7240_PORT_VLAN_MODE_S 30
  218. +#define AR7240_PORT_VLAN_MODE_PORT_ONLY 0
  219. +#define AR7240_PORT_VLAN_MODE_PORT_FALLBACK 1
  220. +#define AR7240_PORT_VLAN_MODE_VLAN_ONLY 2
  221. +#define AR7240_PORT_VLAN_MODE_SECURE 3
  222. +
  223. +
  224. +#define AR7240_REG_STATS_BASE(_port) (0x20000 + (_port) * 0x100)
  225. +
  226. +#define AR7240_STATS_RXBROAD 0x00
  227. +#define AR7240_STATS_RXPAUSE 0x04
  228. +#define AR7240_STATS_RXMULTI 0x08
  229. +#define AR7240_STATS_RXFCSERR 0x0c
  230. +#define AR7240_STATS_RXALIGNERR 0x10
  231. +#define AR7240_STATS_RXRUNT 0x14
  232. +#define AR7240_STATS_RXFRAGMENT 0x18
  233. +#define AR7240_STATS_RX64BYTE 0x1c
  234. +#define AR7240_STATS_RX128BYTE 0x20
  235. +#define AR7240_STATS_RX256BYTE 0x24
  236. +#define AR7240_STATS_RX512BYTE 0x28
  237. +#define AR7240_STATS_RX1024BYTE 0x2c
  238. +#define AR7240_STATS_RX1518BYTE 0x30
  239. +#define AR7240_STATS_RXMAXBYTE 0x34
  240. +#define AR7240_STATS_RXTOOLONG 0x38
  241. +#define AR7240_STATS_RXGOODBYTE 0x3c
  242. +#define AR7240_STATS_RXBADBYTE 0x44
  243. +#define AR7240_STATS_RXOVERFLOW 0x4c
  244. +#define AR7240_STATS_FILTERED 0x50
  245. +#define AR7240_STATS_TXBROAD 0x54
  246. +#define AR7240_STATS_TXPAUSE 0x58
  247. +#define AR7240_STATS_TXMULTI 0x5c
  248. +#define AR7240_STATS_TXUNDERRUN 0x60
  249. +#define AR7240_STATS_TX64BYTE 0x64
  250. +#define AR7240_STATS_TX128BYTE 0x68
  251. +#define AR7240_STATS_TX256BYTE 0x6c
  252. +#define AR7240_STATS_TX512BYTE 0x70
  253. +#define AR7240_STATS_TX1024BYTE 0x74
  254. +#define AR7240_STATS_TX1518BYTE 0x78
  255. +#define AR7240_STATS_TXMAXBYTE 0x7c
  256. +#define AR7240_STATS_TXOVERSIZE 0x80
  257. +#define AR7240_STATS_TXBYTE 0x84
  258. +#define AR7240_STATS_TXCOLLISION 0x8c
  259. +#define AR7240_STATS_TXABORTCOL 0x90
  260. +#define AR7240_STATS_TXMULTICOL 0x94
  261. +#define AR7240_STATS_TXSINGLECOL 0x98
  262. +#define AR7240_STATS_TXEXCDEFER 0x9c
  263. +#define AR7240_STATS_TXDEFER 0xa0
  264. +#define AR7240_STATS_TXLATECOL 0xa4
  265. +
  266. +#define AR7240_PORT_CPU 0
  267. +#define AR7240_NUM_PORTS 6
  268. +#define AR7240_NUM_PHYS 5
  269. +
  270. +#define AR7240_PHY_ID1 0x004d
  271. +#define AR7240_PHY_ID2 0xd041
  272. +
  273. +#define AR934X_PHY_ID1 0x004d
  274. +#define AR934X_PHY_ID2 0xd042
  275. +
  276. +#define AR7240_MAX_VLANS 16
  277. +
  278. +#define AR934X_REG_OPER_MODE0 0x04
  279. +#define AR934X_OPER_MODE0_MAC_GMII_EN BIT(6)
  280. +#define AR934X_OPER_MODE0_PHY_MII_EN BIT(10)
  281. +
  282. +#define AR934X_REG_OPER_MODE1 0x08
  283. +#define AR934X_REG_OPER_MODE1_PHY4_MII_EN BIT(28)
  284. +
  285. +#define AR934X_REG_FLOOD_MASK 0x2c
  286. +#define AR934X_FLOOD_MASK_MC_DP(_p) BIT(16 + (_p))
  287. +#define AR934X_FLOOD_MASK_BC_DP(_p) BIT(25 + (_p))
  288. +
  289. +#define AR934X_REG_QM_CTRL 0x3c
  290. +#define AR934X_QM_CTRL_ARP_EN BIT(15)
  291. +
  292. +#define AR934X_REG_AT_CTRL 0x5c
  293. +#define AR934X_AT_CTRL_AGE_TIME BITS(0, 15)
  294. +#define AR934X_AT_CTRL_AGE_EN BIT(17)
  295. +#define AR934X_AT_CTRL_LEARN_CHANGE BIT(18)
  296. +
  297. +#define AR934X_MIB_ENABLE BIT(30)
  298. +
  299. +#define AR934X_REG_PORT_BASE(_port) (0x100 + (_port) * 0x100)
  300. +
  301. +#define AR934X_REG_PORT_VLAN1(_port) (AR934X_REG_PORT_BASE((_port)) + 0x08)
  302. +#define AR934X_PORT_VLAN1_DEFAULT_SVID_S 0
  303. +#define AR934X_PORT_VLAN1_FORCE_DEFAULT_VID_EN BIT(12)
  304. +#define AR934X_PORT_VLAN1_PORT_TLS_MODE BIT(13)
  305. +#define AR934X_PORT_VLAN1_PORT_VLAN_PROP_EN BIT(14)
  306. +#define AR934X_PORT_VLAN1_PORT_CLONE_EN BIT(15)
  307. +#define AR934X_PORT_VLAN1_DEFAULT_CVID_S 16
  308. +#define AR934X_PORT_VLAN1_FORCE_PORT_VLAN_EN BIT(28)
  309. +#define AR934X_PORT_VLAN1_ING_PORT_PRI_S 29
  310. +
  311. +#define AR934X_REG_PORT_VLAN2(_port) (AR934X_REG_PORT_BASE((_port)) + 0x0c)
  312. +#define AR934X_PORT_VLAN2_PORT_VID_MEM_S 16
  313. +#define AR934X_PORT_VLAN2_8021Q_MODE_S 30
  314. +#define AR934X_PORT_VLAN2_8021Q_MODE_PORT_ONLY 0
  315. +#define AR934X_PORT_VLAN2_8021Q_MODE_PORT_FALLBACK 1
  316. +#define AR934X_PORT_VLAN2_8021Q_MODE_VLAN_ONLY 2
  317. +#define AR934X_PORT_VLAN2_8021Q_MODE_SECURE 3
  318. +
  319. +#define sw_to_ar7240(_dev) container_of(_dev, struct ar7240sw, swdev)
  320. +
  321. +struct ar7240sw_port_stat {
  322. + unsigned long rx_broadcast;
  323. + unsigned long rx_pause;
  324. + unsigned long rx_multicast;
  325. + unsigned long rx_fcs_error;
  326. + unsigned long rx_align_error;
  327. + unsigned long rx_runt;
  328. + unsigned long rx_fragments;
  329. + unsigned long rx_64byte;
  330. + unsigned long rx_128byte;
  331. + unsigned long rx_256byte;
  332. + unsigned long rx_512byte;
  333. + unsigned long rx_1024byte;
  334. + unsigned long rx_1518byte;
  335. + unsigned long rx_maxbyte;
  336. + unsigned long rx_toolong;
  337. + unsigned long rx_good_byte;
  338. + unsigned long rx_bad_byte;
  339. + unsigned long rx_overflow;
  340. + unsigned long filtered;
  341. +
  342. + unsigned long tx_broadcast;
  343. + unsigned long tx_pause;
  344. + unsigned long tx_multicast;
  345. + unsigned long tx_underrun;
  346. + unsigned long tx_64byte;
  347. + unsigned long tx_128byte;
  348. + unsigned long tx_256byte;
  349. + unsigned long tx_512byte;
  350. + unsigned long tx_1024byte;
  351. + unsigned long tx_1518byte;
  352. + unsigned long tx_maxbyte;
  353. + unsigned long tx_oversize;
  354. + unsigned long tx_byte;
  355. + unsigned long tx_collision;
  356. + unsigned long tx_abortcol;
  357. + unsigned long tx_multicol;
  358. + unsigned long tx_singlecol;
  359. + unsigned long tx_excdefer;
  360. + unsigned long tx_defer;
  361. + unsigned long tx_xlatecol;
  362. +};
  363. +
  364. +struct ar7240sw {
  365. + struct mii_bus *mii_bus;
  366. + struct ag71xx_switch_platform_data *swdata;
  367. + struct switch_dev swdev;
  368. + int num_ports;
  369. + u8 ver;
  370. + bool vlan;
  371. + u16 vlan_id[AR7240_MAX_VLANS];
  372. + u8 vlan_table[AR7240_MAX_VLANS];
  373. + u8 vlan_tagged;
  374. + u16 pvid[AR7240_NUM_PORTS];
  375. + char buf[80];
  376. +
  377. + rwlock_t stats_lock;
  378. + struct ar7240sw_port_stat port_stats[AR7240_NUM_PORTS];
  379. +};
  380. +
  381. +struct ar7240sw_hw_stat {
  382. + char string[ETH_GSTRING_LEN];
  383. + int sizeof_stat;
  384. + int reg;
  385. +};
  386. +
  387. +static DEFINE_MUTEX(reg_mutex);
  388. +
  389. +static inline int sw_is_ar7240(struct ar7240sw *as)
  390. +{
  391. + return as->ver == AR7240_MASK_CTRL_VERSION_AR7240;
  392. +}
  393. +
  394. +static inline int sw_is_ar934x(struct ar7240sw *as)
  395. +{
  396. + return as->ver == AR7240_MASK_CTRL_VERSION_AR934X;
  397. +}
  398. +
  399. +static inline u32 ar7240sw_port_mask(struct ar7240sw *as, int port)
  400. +{
  401. + return BIT(port);
  402. +}
  403. +
  404. +static inline u32 ar7240sw_port_mask_all(struct ar7240sw *as)
  405. +{
  406. + return BIT(as->swdev.ports) - 1;
  407. +}
  408. +
  409. +static inline u32 ar7240sw_port_mask_but(struct ar7240sw *as, int port)
  410. +{
  411. + return ar7240sw_port_mask_all(as) & ~BIT(port);
  412. +}
  413. +
  414. +static inline u16 mk_phy_addr(u32 reg)
  415. +{
  416. + return 0x17 & ((reg >> 4) | 0x10);
  417. +}
  418. +
  419. +static inline u16 mk_phy_reg(u32 reg)
  420. +{
  421. + return (reg << 1) & 0x1e;
  422. +}
  423. +
  424. +static inline u16 mk_high_addr(u32 reg)
  425. +{
  426. + return (reg >> 7) & 0x1ff;
  427. +}
  428. +
  429. +static u32 __ar7240sw_reg_read(struct mii_bus *mii, u32 reg)
  430. +{
  431. + unsigned long flags;
  432. + u16 phy_addr;
  433. + u16 phy_reg;
  434. + u32 hi, lo;
  435. +
  436. + reg = (reg & 0xfffffffc) >> 2;
  437. + phy_addr = mk_phy_addr(reg);
  438. + phy_reg = mk_phy_reg(reg);
  439. +
  440. + local_irq_save(flags);
  441. + ag71xx_mdio_mii_write(mii->priv, 0x1f, 0x10, mk_high_addr(reg));
  442. + lo = (u32) ag71xx_mdio_mii_read(mii->priv, phy_addr, phy_reg);
  443. + hi = (u32) ag71xx_mdio_mii_read(mii->priv, phy_addr, phy_reg + 1);
  444. + local_irq_restore(flags);
  445. +
  446. + return (hi << 16) | lo;
  447. +}
  448. +
  449. +static void __ar7240sw_reg_write(struct mii_bus *mii, u32 reg, u32 val)
  450. +{
  451. + unsigned long flags;
  452. + u16 phy_addr;
  453. + u16 phy_reg;
  454. +
  455. + reg = (reg & 0xfffffffc) >> 2;
  456. + phy_addr = mk_phy_addr(reg);
  457. + phy_reg = mk_phy_reg(reg);
  458. +
  459. + local_irq_save(flags);
  460. + ag71xx_mdio_mii_write(mii->priv, 0x1f, 0x10, mk_high_addr(reg));
  461. + ag71xx_mdio_mii_write(mii->priv, phy_addr, phy_reg + 1, (val >> 16));
  462. + ag71xx_mdio_mii_write(mii->priv, phy_addr, phy_reg, (val & 0xffff));
  463. + local_irq_restore(flags);
  464. +}
  465. +
  466. +static u32 ar7240sw_reg_read(struct mii_bus *mii, u32 reg_addr)
  467. +{
  468. + u32 ret;
  469. +
  470. + mutex_lock(&reg_mutex);
  471. + ret = __ar7240sw_reg_read(mii, reg_addr);
  472. + mutex_unlock(&reg_mutex);
  473. +
  474. + return ret;
  475. +}
  476. +
  477. +static void ar7240sw_reg_write(struct mii_bus *mii, u32 reg_addr, u32 reg_val)
  478. +{
  479. + mutex_lock(&reg_mutex);
  480. + __ar7240sw_reg_write(mii, reg_addr, reg_val);
  481. + mutex_unlock(&reg_mutex);
  482. +}
  483. +
  484. +static u32 ar7240sw_reg_rmw(struct mii_bus *mii, u32 reg, u32 mask, u32 val)
  485. +{
  486. + u32 t;
  487. +
  488. + mutex_lock(&reg_mutex);
  489. + t = __ar7240sw_reg_read(mii, reg);
  490. + t &= ~mask;
  491. + t |= val;
  492. + __ar7240sw_reg_write(mii, reg, t);
  493. + mutex_unlock(&reg_mutex);
  494. +
  495. + return t;
  496. +}
  497. +
  498. +static void ar7240sw_reg_set(struct mii_bus *mii, u32 reg, u32 val)
  499. +{
  500. + u32 t;
  501. +
  502. + mutex_lock(&reg_mutex);
  503. + t = __ar7240sw_reg_read(mii, reg);
  504. + t |= val;
  505. + __ar7240sw_reg_write(mii, reg, t);
  506. + mutex_unlock(&reg_mutex);
  507. +}
  508. +
  509. +static int __ar7240sw_reg_wait(struct mii_bus *mii, u32 reg, u32 mask, u32 val,
  510. + unsigned timeout)
  511. +{
  512. + int i;
  513. +
  514. + for (i = 0; i < timeout; i++) {
  515. + u32 t;
  516. +
  517. + t = __ar7240sw_reg_read(mii, reg);
  518. + if ((t & mask) == val)
  519. + return 0;
  520. +
  521. + msleep(1);
  522. + }
  523. +
  524. + return -ETIMEDOUT;
  525. +}
  526. +
  527. +static int ar7240sw_reg_wait(struct mii_bus *mii, u32 reg, u32 mask, u32 val,
  528. + unsigned timeout)
  529. +{
  530. + int ret;
  531. +
  532. + mutex_lock(&reg_mutex);
  533. + ret = __ar7240sw_reg_wait(mii, reg, mask, val, timeout);
  534. + mutex_unlock(&reg_mutex);
  535. + return ret;
  536. +}
  537. +
  538. +u16 ar7240sw_phy_read(struct mii_bus *mii, unsigned phy_addr,
  539. + unsigned reg_addr)
  540. +{
  541. + u32 t, val = 0xffff;
  542. + int err;
  543. +
  544. + if (phy_addr >= AR7240_NUM_PHYS)
  545. + return 0xffff;
  546. +
  547. + mutex_lock(&reg_mutex);
  548. + t = (reg_addr << AR7240_MDIO_CTRL_REG_ADDR_S) |
  549. + (phy_addr << AR7240_MDIO_CTRL_PHY_ADDR_S) |
  550. + AR7240_MDIO_CTRL_MASTER_EN |
  551. + AR7240_MDIO_CTRL_BUSY |
  552. + AR7240_MDIO_CTRL_CMD_READ;
  553. +
  554. + __ar7240sw_reg_write(mii, AR7240_REG_MDIO_CTRL, t);
  555. + err = __ar7240sw_reg_wait(mii, AR7240_REG_MDIO_CTRL,
  556. + AR7240_MDIO_CTRL_BUSY, 0, 5);
  557. + if (!err)
  558. + val = __ar7240sw_reg_read(mii, AR7240_REG_MDIO_CTRL);
  559. + mutex_unlock(&reg_mutex);
  560. +
  561. + return val & AR7240_MDIO_CTRL_DATA_M;
  562. +}
  563. +
  564. +int ar7240sw_phy_write(struct mii_bus *mii, unsigned phy_addr,
  565. + unsigned reg_addr, u16 reg_val)
  566. +{
  567. + u32 t;
  568. + int ret;
  569. +
  570. + if (phy_addr >= AR7240_NUM_PHYS)
  571. + return -EINVAL;
  572. +
  573. + mutex_lock(&reg_mutex);
  574. + t = (phy_addr << AR7240_MDIO_CTRL_PHY_ADDR_S) |
  575. + (reg_addr << AR7240_MDIO_CTRL_REG_ADDR_S) |
  576. + AR7240_MDIO_CTRL_MASTER_EN |
  577. + AR7240_MDIO_CTRL_BUSY |
  578. + AR7240_MDIO_CTRL_CMD_WRITE |
  579. + reg_val;
  580. +
  581. + __ar7240sw_reg_write(mii, AR7240_REG_MDIO_CTRL, t);
  582. + ret = __ar7240sw_reg_wait(mii, AR7240_REG_MDIO_CTRL,
  583. + AR7240_MDIO_CTRL_BUSY, 0, 5);
  584. + mutex_unlock(&reg_mutex);
  585. +
  586. + return ret;
  587. +}
  588. +
  589. +static int ar7240sw_capture_stats(struct ar7240sw *as)
  590. +{
  591. + struct mii_bus *mii = as->mii_bus;
  592. + int port;
  593. + int ret;
  594. +
  595. + write_lock(&as->stats_lock);
  596. +
  597. + /* Capture the hardware statistics for all ports */
  598. + ar7240sw_reg_rmw(mii, AR7240_REG_MIB_FUNCTION0,
  599. + (AR7240_MIB_FUNC_M << AR7240_MIB_FUNC_S),
  600. + (AR7240_MIB_FUNC_CAPTURE << AR7240_MIB_FUNC_S));
  601. +
  602. + /* Wait for the capturing to complete. */
  603. + ret = ar7240sw_reg_wait(mii, AR7240_REG_MIB_FUNCTION0,
  604. + AR7240_MIB_BUSY, 0, 10);
  605. +
  606. + if (ret)
  607. + goto unlock;
  608. +
  609. + for (port = 0; port < AR7240_NUM_PORTS; port++) {
  610. + unsigned int base;
  611. + struct ar7240sw_port_stat *stats;
  612. +
  613. + base = AR7240_REG_STATS_BASE(port);
  614. + stats = &as->port_stats[port];
  615. +
  616. +#define READ_STAT(_r) ar7240sw_reg_read(mii, base + AR7240_STATS_ ## _r)
  617. +
  618. + stats->rx_good_byte += READ_STAT(RXGOODBYTE);
  619. + stats->tx_byte += READ_STAT(TXBYTE);
  620. +
  621. +#undef READ_STAT
  622. + }
  623. +
  624. + ret = 0;
  625. +
  626. +unlock:
  627. + write_unlock(&as->stats_lock);
  628. + return ret;
  629. +}
  630. +
  631. +static void ar7240sw_disable_port(struct ar7240sw *as, unsigned port)
  632. +{
  633. + ar7240sw_reg_write(as->mii_bus, AR7240_REG_PORT_CTRL(port),
  634. + AR7240_PORT_CTRL_STATE_DISABLED);
  635. +}
  636. +
  637. +static void ar7240sw_setup(struct ar7240sw *as)
  638. +{
  639. + struct mii_bus *mii = as->mii_bus;
  640. +
  641. + /* Enable CPU port, and disable mirror port */
  642. + ar7240sw_reg_write(mii, AR7240_REG_CPU_PORT,
  643. + AR7240_CPU_PORT_EN |
  644. + (15 << AR7240_MIRROR_PORT_S));
  645. +
  646. + /* Setup TAG priority mapping */
  647. + ar7240sw_reg_write(mii, AR7240_REG_TAG_PRIORITY, 0xfa50);
  648. +
  649. + if (sw_is_ar934x(as)) {
  650. + /* Enable aging, MAC replacing */
  651. + ar7240sw_reg_write(mii, AR934X_REG_AT_CTRL,
  652. + 0x2b /* 5 min age time */ |
  653. + AR934X_AT_CTRL_AGE_EN |
  654. + AR934X_AT_CTRL_LEARN_CHANGE);
  655. + /* Enable ARP frame acknowledge */
  656. + ar7240sw_reg_set(mii, AR934X_REG_QM_CTRL,
  657. + AR934X_QM_CTRL_ARP_EN);
  658. + /* Enable Broadcast/Multicast frames transmitted to the CPU */
  659. + ar7240sw_reg_set(mii, AR934X_REG_FLOOD_MASK,
  660. + AR934X_FLOOD_MASK_BC_DP(0) |
  661. + AR934X_FLOOD_MASK_MC_DP(0));
  662. +
  663. + /* setup MTU */
  664. + ar7240sw_reg_rmw(mii, AR7240_REG_GLOBAL_CTRL,
  665. + AR9340_GLOBAL_CTRL_MTU_M,
  666. + AR9340_GLOBAL_CTRL_MTU_M);
  667. +
  668. + /* Enable MIB counters */
  669. + ar7240sw_reg_set(mii, AR7240_REG_MIB_FUNCTION0,
  670. + AR934X_MIB_ENABLE);
  671. +
  672. + } else {
  673. + /* Enable ARP frame acknowledge, aging, MAC replacing */
  674. + ar7240sw_reg_write(mii, AR7240_REG_AT_CTRL,
  675. + AR7240_AT_CTRL_RESERVED |
  676. + 0x2b /* 5 min age time */ |
  677. + AR7240_AT_CTRL_AGE_EN |
  678. + AR7240_AT_CTRL_ARP_EN |
  679. + AR7240_AT_CTRL_LEARN_CHANGE);
  680. + /* Enable Broadcast frames transmitted to the CPU */
  681. + ar7240sw_reg_set(mii, AR7240_REG_FLOOD_MASK,
  682. + AR7240_FLOOD_MASK_BROAD_TO_CPU);
  683. +
  684. + /* setup MTU */
  685. + ar7240sw_reg_rmw(mii, AR7240_REG_GLOBAL_CTRL,
  686. + AR7240_GLOBAL_CTRL_MTU_M,
  687. + AR7240_GLOBAL_CTRL_MTU_M);
  688. + }
  689. +
  690. + /* setup Service TAG */
  691. + ar7240sw_reg_rmw(mii, AR7240_REG_SERVICE_TAG, AR7240_SERVICE_TAG_M, 0);
  692. +}
  693. +
  694. +static int ar7240sw_reset(struct ar7240sw *as)
  695. +{
  696. + struct mii_bus *mii = as->mii_bus;
  697. + int ret;
  698. + int i;
  699. +
  700. + /* Set all ports to disabled state. */
  701. + for (i = 0; i < AR7240_NUM_PORTS; i++)
  702. + ar7240sw_disable_port(as, i);
  703. +
  704. + /* Wait for transmit queues to drain. */
  705. + msleep(2);
  706. +
  707. + /* Reset the switch. */
  708. + ar7240sw_reg_write(mii, AR7240_REG_MASK_CTRL,
  709. + AR7240_MASK_CTRL_SOFT_RESET);
  710. +
  711. + ret = ar7240sw_reg_wait(mii, AR7240_REG_MASK_CTRL,
  712. + AR7240_MASK_CTRL_SOFT_RESET, 0, 1000);
  713. +
  714. + /* setup PHYs */
  715. + for (i = 0; i < AR7240_NUM_PHYS; i++) {
  716. + ar7240sw_phy_write(mii, i, MII_ADVERTISE,
  717. + ADVERTISE_ALL | ADVERTISE_PAUSE_CAP |
  718. + ADVERTISE_PAUSE_ASYM);
  719. + ar7240sw_phy_write(mii, i, MII_BMCR,
  720. + BMCR_RESET | BMCR_ANENABLE);
  721. + }
  722. + msleep(1000);
  723. +
  724. + ar7240sw_setup(as);
  725. + return ret;
  726. +}
  727. +
  728. +static void ar7240sw_setup_port(struct ar7240sw *as, unsigned port, u8 portmask)
  729. +{
  730. + struct mii_bus *mii = as->mii_bus;
  731. + u32 ctrl;
  732. + u32 vid, mode;
  733. +
  734. + ctrl = AR7240_PORT_CTRL_STATE_FORWARD | AR7240_PORT_CTRL_LEARN |
  735. + AR7240_PORT_CTRL_SINGLE_VLAN;
  736. +
  737. + if (port == AR7240_PORT_CPU) {
  738. + ar7240sw_reg_write(mii, AR7240_REG_PORT_STATUS(port),
  739. + AR7240_PORT_STATUS_SPEED_1000 |
  740. + AR7240_PORT_STATUS_TXFLOW |
  741. + AR7240_PORT_STATUS_RXFLOW |
  742. + AR7240_PORT_STATUS_TXMAC |
  743. + AR7240_PORT_STATUS_RXMAC |
  744. + AR7240_PORT_STATUS_DUPLEX);
  745. + } else {
  746. + ar7240sw_reg_write(mii, AR7240_REG_PORT_STATUS(port),
  747. + AR7240_PORT_STATUS_LINK_AUTO);
  748. + }
  749. +
  750. + /* Set the default VID for this port */
  751. + if (as->vlan) {
  752. + vid = as->vlan_id[as->pvid[port]];
  753. + mode = AR7240_PORT_VLAN_MODE_SECURE;
  754. + } else {
  755. + vid = port;
  756. + mode = AR7240_PORT_VLAN_MODE_PORT_ONLY;
  757. + }
  758. +
  759. + if (as->vlan) {
  760. + if (as->vlan_tagged & BIT(port))
  761. + ctrl |= AR7240_PORT_CTRL_VLAN_MODE_ADD <<
  762. + AR7240_PORT_CTRL_VLAN_MODE_S;
  763. + else
  764. + ctrl |= AR7240_PORT_CTRL_VLAN_MODE_STRIP <<
  765. + AR7240_PORT_CTRL_VLAN_MODE_S;
  766. + } else {
  767. + ctrl |= AR7240_PORT_CTRL_VLAN_MODE_KEEP <<
  768. + AR7240_PORT_CTRL_VLAN_MODE_S;
  769. + }
  770. +
  771. + if (!portmask) {
  772. + if (port == AR7240_PORT_CPU)
  773. + portmask = ar7240sw_port_mask_but(as, AR7240_PORT_CPU);
  774. + else
  775. + portmask = ar7240sw_port_mask(as, AR7240_PORT_CPU);
  776. + }
  777. +
  778. + /* allow the port to talk to all other ports, but exclude its
  779. + * own ID to prevent frames from being reflected back to the
  780. + * port that they came from */
  781. + portmask &= ar7240sw_port_mask_but(as, port);
  782. +
  783. + ar7240sw_reg_write(mii, AR7240_REG_PORT_CTRL(port), ctrl);
  784. + if (sw_is_ar934x(as)) {
  785. + u32 vlan1, vlan2;
  786. +
  787. + vlan1 = (vid << AR934X_PORT_VLAN1_DEFAULT_CVID_S);
  788. + vlan2 = (portmask << AR934X_PORT_VLAN2_PORT_VID_MEM_S) |
  789. + (mode << AR934X_PORT_VLAN2_8021Q_MODE_S);
  790. + ar7240sw_reg_write(mii, AR934X_REG_PORT_VLAN1(port), vlan1);
  791. + ar7240sw_reg_write(mii, AR934X_REG_PORT_VLAN2(port), vlan2);
  792. + } else {
  793. + u32 vlan;
  794. +
  795. + vlan = vid | (mode << AR7240_PORT_VLAN_MODE_S) |
  796. + (portmask << AR7240_PORT_VLAN_DEST_PORTS_S);
  797. +
  798. + ar7240sw_reg_write(mii, AR7240_REG_PORT_VLAN(port), vlan);
  799. + }
  800. +}
  801. +
  802. +static int ar7240_set_addr(struct ar7240sw *as, u8 *addr)
  803. +{
  804. + struct mii_bus *mii = as->mii_bus;
  805. + u32 t;
  806. +
  807. + t = (addr[4] << 8) | addr[5];
  808. + ar7240sw_reg_write(mii, AR7240_REG_MAC_ADDR0, t);
  809. +
  810. + t = (addr[0] << 24) | (addr[1] << 16) | (addr[2] << 8) | addr[3];
  811. + ar7240sw_reg_write(mii, AR7240_REG_MAC_ADDR1, t);
  812. +
  813. + return 0;
  814. +}
  815. +
  816. +static int
  817. +ar7240_set_vid(struct switch_dev *dev, const struct switch_attr *attr,
  818. + struct switch_val *val)
  819. +{
  820. + struct ar7240sw *as = sw_to_ar7240(dev);
  821. + as->vlan_id[val->port_vlan] = val->value.i;
  822. + return 0;
  823. +}
  824. +
  825. +static int
  826. +ar7240_get_vid(struct switch_dev *dev, const struct switch_attr *attr,
  827. + struct switch_val *val)
  828. +{
  829. + struct ar7240sw *as = sw_to_ar7240(dev);
  830. + val->value.i = as->vlan_id[val->port_vlan];
  831. + return 0;
  832. +}
  833. +
  834. +static int
  835. +ar7240_set_pvid(struct switch_dev *dev, int port, int vlan)
  836. +{
  837. + struct ar7240sw *as = sw_to_ar7240(dev);
  838. +
  839. + /* make sure no invalid PVIDs get set */
  840. +
  841. + if (vlan >= dev->vlans)
  842. + return -EINVAL;
  843. +
  844. + as->pvid[port] = vlan;
  845. + return 0;
  846. +}
  847. +
  848. +static int
  849. +ar7240_get_pvid(struct switch_dev *dev, int port, int *vlan)
  850. +{
  851. + struct ar7240sw *as = sw_to_ar7240(dev);
  852. + *vlan = as->pvid[port];
  853. + return 0;
  854. +}
  855. +
  856. +static int
  857. +ar7240_get_ports(struct switch_dev *dev, struct switch_val *val)
  858. +{
  859. + struct ar7240sw *as = sw_to_ar7240(dev);
  860. + u8 ports = as->vlan_table[val->port_vlan];
  861. + int i;
  862. +
  863. + val->len = 0;
  864. + for (i = 0; i < as->swdev.ports; i++) {
  865. + struct switch_port *p;
  866. +
  867. + if (!(ports & (1 << i)))
  868. + continue;
  869. +
  870. + p = &val->value.ports[val->len++];
  871. + p->id = i;
  872. + if (as->vlan_tagged & (1 << i))
  873. + p->flags = (1 << SWITCH_PORT_FLAG_TAGGED);
  874. + else
  875. + p->flags = 0;
  876. + }
  877. + return 0;
  878. +}
  879. +
  880. +static int
  881. +ar7240_set_ports(struct switch_dev *dev, struct switch_val *val)
  882. +{
  883. + struct ar7240sw *as = sw_to_ar7240(dev);
  884. + u8 *vt = &as->vlan_table[val->port_vlan];
  885. + int i, j;
  886. +
  887. + *vt = 0;
  888. + for (i = 0; i < val->len; i++) {
  889. + struct switch_port *p = &val->value.ports[i];
  890. +
  891. + if (p->flags & (1 << SWITCH_PORT_FLAG_TAGGED))
  892. + as->vlan_tagged |= (1 << p->id);
  893. + else {
  894. + as->vlan_tagged &= ~(1 << p->id);
  895. + as->pvid[p->id] = val->port_vlan;
  896. +
  897. + /* make sure that an untagged port does not
  898. + * appear in other vlans */
  899. + for (j = 0; j < AR7240_MAX_VLANS; j++) {
  900. + if (j == val->port_vlan)
  901. + continue;
  902. + as->vlan_table[j] &= ~(1 << p->id);
  903. + }
  904. + }
  905. +
  906. + *vt |= 1 << p->id;
  907. + }
  908. + return 0;
  909. +}
  910. +
  911. +static int
  912. +ar7240_set_vlan(struct switch_dev *dev, const struct switch_attr *attr,
  913. + struct switch_val *val)
  914. +{
  915. + struct ar7240sw *as = sw_to_ar7240(dev);
  916. + as->vlan = !!val->value.i;
  917. + return 0;
  918. +}
  919. +
  920. +static int
  921. +ar7240_get_vlan(struct switch_dev *dev, const struct switch_attr *attr,
  922. + struct switch_val *val)
  923. +{
  924. + struct ar7240sw *as = sw_to_ar7240(dev);
  925. + val->value.i = as->vlan;
  926. + return 0;
  927. +}
  928. +
  929. +static void
  930. +ar7240_vtu_op(struct ar7240sw *as, u32 op, u32 val)
  931. +{
  932. + struct mii_bus *mii = as->mii_bus;
  933. +
  934. + if (ar7240sw_reg_wait(mii, AR7240_REG_VTU, AR7240_VTU_ACTIVE, 0, 5))
  935. + return;
  936. +
  937. + if ((op & AR7240_VTU_OP) == AR7240_VTU_OP_LOAD) {
  938. + val &= AR7240_VTUDATA_MEMBER;
  939. + val |= AR7240_VTUDATA_VALID;
  940. + ar7240sw_reg_write(mii, AR7240_REG_VTU_DATA, val);
  941. + }
  942. + op |= AR7240_VTU_ACTIVE;
  943. + ar7240sw_reg_write(mii, AR7240_REG_VTU, op);
  944. +}
  945. +
  946. +static int
  947. +ar7240_hw_apply(struct switch_dev *dev)
  948. +{
  949. + struct ar7240sw *as = sw_to_ar7240(dev);
  950. + u8 portmask[AR7240_NUM_PORTS];
  951. + int i, j;
  952. +
  953. + /* flush all vlan translation unit entries */
  954. + ar7240_vtu_op(as, AR7240_VTU_OP_FLUSH, 0);
  955. +
  956. + memset(portmask, 0, sizeof(portmask));
  957. + if (as->vlan) {
  958. + /* calculate the port destination masks and load vlans
  959. + * into the vlan translation unit */
  960. + for (j = 0; j < AR7240_MAX_VLANS; j++) {
  961. + u8 vp = as->vlan_table[j];
  962. +
  963. + if (!vp)
  964. + continue;
  965. +
  966. + for (i = 0; i < as->swdev.ports; i++) {
  967. + u8 mask = (1 << i);
  968. + if (vp & mask)
  969. + portmask[i] |= vp & ~mask;
  970. + }
  971. +
  972. + ar7240_vtu_op(as,
  973. + AR7240_VTU_OP_LOAD |
  974. + (as->vlan_id[j] << AR7240_VTU_VID_S),
  975. + as->vlan_table[j]);
  976. + }
  977. + } else {
  978. + /* vlan disabled:
  979. + * isolate all ports, but connect them to the cpu port */
  980. + for (i = 0; i < as->swdev.ports; i++) {
  981. + if (i == AR7240_PORT_CPU)
  982. + continue;
  983. +
  984. + portmask[i] = 1 << AR7240_PORT_CPU;
  985. + portmask[AR7240_PORT_CPU] |= (1 << i);
  986. + }
  987. + }
  988. +
  989. + /* update the port destination mask registers and tag settings */
  990. + for (i = 0; i < as->swdev.ports; i++)
  991. + ar7240sw_setup_port(as, i, portmask[i]);
  992. +
  993. + return 0;
  994. +}
  995. +
  996. +static int
  997. +ar7240_reset_switch(struct switch_dev *dev)
  998. +{
  999. + struct ar7240sw *as = sw_to_ar7240(dev);
  1000. + ar7240sw_reset(as);
  1001. + return 0;
  1002. +}
  1003. +
  1004. +static int
  1005. +ar7240_get_port_link(struct switch_dev *dev, int port,
  1006. + struct switch_port_link *link)
  1007. +{
  1008. + struct ar7240sw *as = sw_to_ar7240(dev);
  1009. + struct mii_bus *mii = as->mii_bus;
  1010. + u32 status;
  1011. +
  1012. + if (port > AR7240_NUM_PORTS)
  1013. + return -EINVAL;
  1014. +
  1015. + status = ar7240sw_reg_read(mii, AR7240_REG_PORT_STATUS(port));
  1016. + link->aneg = !!(status & AR7240_PORT_STATUS_LINK_AUTO);
  1017. + if (link->aneg) {
  1018. + link->link = !!(status & AR7240_PORT_STATUS_LINK_UP);
  1019. + if (!link->link)
  1020. + return 0;
  1021. + } else {
  1022. + link->link = true;
  1023. + }
  1024. +
  1025. + link->duplex = !!(status & AR7240_PORT_STATUS_DUPLEX);
  1026. + link->tx_flow = !!(status & AR7240_PORT_STATUS_TXFLOW);
  1027. + link->rx_flow = !!(status & AR7240_PORT_STATUS_RXFLOW);
  1028. + switch (status & AR7240_PORT_STATUS_SPEED_M) {
  1029. + case AR7240_PORT_STATUS_SPEED_10:
  1030. + link->speed = SWITCH_PORT_SPEED_10;
  1031. + break;
  1032. + case AR7240_PORT_STATUS_SPEED_100:
  1033. + link->speed = SWITCH_PORT_SPEED_100;
  1034. + break;
  1035. + case AR7240_PORT_STATUS_SPEED_1000:
  1036. + link->speed = SWITCH_PORT_SPEED_1000;
  1037. + break;
  1038. + }
  1039. +
  1040. + return 0;
  1041. +}
  1042. +
  1043. +static int
  1044. +ar7240_get_port_stats(struct switch_dev *dev, int port,
  1045. + struct switch_port_stats *stats)
  1046. +{
  1047. + struct ar7240sw *as = sw_to_ar7240(dev);
  1048. +
  1049. + if (port > AR7240_NUM_PORTS)
  1050. + return -EINVAL;
  1051. +
  1052. + ar7240sw_capture_stats(as);
  1053. +
  1054. + read_lock(&as->stats_lock);
  1055. + stats->rx_bytes = as->port_stats[port].rx_good_byte;
  1056. + stats->tx_bytes = as->port_stats[port].tx_byte;
  1057. + read_unlock(&as->stats_lock);
  1058. +
  1059. + return 0;
  1060. +}
  1061. +
  1062. +static struct switch_attr ar7240_globals[] = {
  1063. + {
  1064. + .type = SWITCH_TYPE_INT,
  1065. + .name = "enable_vlan",
  1066. + .description = "Enable VLAN mode",
  1067. + .set = ar7240_set_vlan,
  1068. + .get = ar7240_get_vlan,
  1069. + .max = 1
  1070. + },
  1071. +};
  1072. +
  1073. +static struct switch_attr ar7240_port[] = {
  1074. +};
  1075. +
  1076. +static struct switch_attr ar7240_vlan[] = {
  1077. + {
  1078. + .type = SWITCH_TYPE_INT,
  1079. + .name = "vid",
  1080. + .description = "VLAN ID",
  1081. + .set = ar7240_set_vid,
  1082. + .get = ar7240_get_vid,
  1083. + .max = 4094,
  1084. + },
  1085. +};
  1086. +
  1087. +static const struct switch_dev_ops ar7240_ops = {
  1088. + .attr_global = {
  1089. + .attr = ar7240_globals,
  1090. + .n_attr = ARRAY_SIZE(ar7240_globals),
  1091. + },
  1092. + .attr_port = {
  1093. + .attr = ar7240_port,
  1094. + .n_attr = ARRAY_SIZE(ar7240_port),
  1095. + },
  1096. + .attr_vlan = {
  1097. + .attr = ar7240_vlan,
  1098. + .n_attr = ARRAY_SIZE(ar7240_vlan),
  1099. + },
  1100. + .get_port_pvid = ar7240_get_pvid,
  1101. + .set_port_pvid = ar7240_set_pvid,
  1102. + .get_vlan_ports = ar7240_get_ports,
  1103. + .set_vlan_ports = ar7240_set_ports,
  1104. + .apply_config = ar7240_hw_apply,
  1105. + .reset_switch = ar7240_reset_switch,
  1106. + .get_port_link = ar7240_get_port_link,
  1107. + .get_port_stats = ar7240_get_port_stats,
  1108. +};
  1109. +
  1110. +static struct ar7240sw *ar7240_probe(struct ag71xx *ag)
  1111. +{
  1112. + struct ag71xx_platform_data *pdata = ag71xx_get_pdata(ag);
  1113. + struct mii_bus *mii = ag->mii_bus;
  1114. + struct ar7240sw *as;
  1115. + struct switch_dev *swdev;
  1116. + u32 ctrl;
  1117. + u16 phy_id1;
  1118. + u16 phy_id2;
  1119. + int i;
  1120. +
  1121. + phy_id1 = ar7240sw_phy_read(mii, 0, MII_PHYSID1);
  1122. + phy_id2 = ar7240sw_phy_read(mii, 0, MII_PHYSID2);
  1123. + if ((phy_id1 != AR7240_PHY_ID1 || phy_id2 != AR7240_PHY_ID2) &&
  1124. + (phy_id1 != AR934X_PHY_ID1 || phy_id2 != AR934X_PHY_ID2)) {
  1125. + pr_err("%s: unknown phy id '%04x:%04x'\n",
  1126. + dev_name(&mii->dev), phy_id1, phy_id2);
  1127. + return NULL;
  1128. + }
  1129. +
  1130. + as = kzalloc(sizeof(*as), GFP_KERNEL);
  1131. + if (!as)
  1132. + return NULL;
  1133. +
  1134. + as->mii_bus = mii;
  1135. + as->swdata = pdata->switch_data;
  1136. +
  1137. + swdev = &as->swdev;
  1138. +
  1139. + ctrl = ar7240sw_reg_read(mii, AR7240_REG_MASK_CTRL);
  1140. + as->ver = (ctrl >> AR7240_MASK_CTRL_VERSION_S) &
  1141. + AR7240_MASK_CTRL_VERSION_M;
  1142. +
  1143. + if (sw_is_ar7240(as)) {
  1144. + swdev->name = "AR7240/AR9330 built-in switch";
  1145. + swdev->ports = AR7240_NUM_PORTS - 1;
  1146. + } else if (sw_is_ar934x(as)) {
  1147. + swdev->name = "AR934X built-in switch";
  1148. +
  1149. + if (pdata->phy_if_mode == PHY_INTERFACE_MODE_GMII) {
  1150. + ar7240sw_reg_set(mii, AR934X_REG_OPER_MODE0,
  1151. + AR934X_OPER_MODE0_MAC_GMII_EN);
  1152. + } else if (pdata->phy_if_mode == PHY_INTERFACE_MODE_MII) {
  1153. + ar7240sw_reg_set(mii, AR934X_REG_OPER_MODE0,
  1154. + AR934X_OPER_MODE0_PHY_MII_EN);
  1155. + } else {
  1156. + pr_err("%s: invalid PHY interface mode\n",
  1157. + dev_name(&mii->dev));
  1158. + goto err_free;
  1159. + }
  1160. +
  1161. + if (as->swdata->phy4_mii_en) {
  1162. + ar7240sw_reg_set(mii, AR934X_REG_OPER_MODE1,
  1163. + AR934X_REG_OPER_MODE1_PHY4_MII_EN);
  1164. + swdev->ports = AR7240_NUM_PORTS - 1;
  1165. + } else {
  1166. + swdev->ports = AR7240_NUM_PORTS;
  1167. + }
  1168. + } else {
  1169. + pr_err("%s: unsupported chip, ctrl=%08x\n",
  1170. + dev_name(&mii->dev), ctrl);
  1171. + goto err_free;
  1172. + }
  1173. +
  1174. + swdev->cpu_port = AR7240_PORT_CPU;
  1175. + swdev->vlans = AR7240_MAX_VLANS;
  1176. + swdev->ops = &ar7240_ops;
  1177. +
  1178. + if (register_switch(&as->swdev, ag->dev) < 0)
  1179. + goto err_free;
  1180. +
  1181. + pr_info("%s: Found an %s\n", dev_name(&mii->dev), swdev->name);
  1182. +
  1183. + /* initialize defaults */
  1184. + for (i = 0; i < AR7240_MAX_VLANS; i++)
  1185. + as->vlan_id[i] = i;
  1186. +
  1187. + as->vlan_table[0] = ar7240sw_port_mask_all(as);
  1188. +
  1189. + return as;
  1190. +
  1191. +err_free:
  1192. + kfree(as);
  1193. + return NULL;
  1194. +}
  1195. +
  1196. +static void link_function(struct work_struct *work) {
  1197. + struct ag71xx *ag = container_of(work, struct ag71xx, link_work.work);
  1198. + struct ar7240sw *as = ag->phy_priv;
  1199. + unsigned long flags;
  1200. + u8 mask;
  1201. + int i;
  1202. + int status = 0;
  1203. +
  1204. + mask = ~as->swdata->phy_poll_mask;
  1205. + for (i = 0; i < AR7240_NUM_PHYS; i++) {
  1206. + int link;
  1207. +
  1208. + if (!(mask & BIT(i)))
  1209. + continue;
  1210. +
  1211. + link = ar7240sw_phy_read(ag->mii_bus, i, MII_BMSR);
  1212. + if (link & BMSR_LSTATUS) {
  1213. + status = 1;
  1214. + break;
  1215. + }
  1216. + }
  1217. +
  1218. + spin_lock_irqsave(&ag->lock, flags);
  1219. + if (status != ag->link) {
  1220. + ag->link = status;
  1221. + ag71xx_link_adjust(ag);
  1222. + }
  1223. + spin_unlock_irqrestore(&ag->lock, flags);
  1224. +
  1225. + schedule_delayed_work(&ag->link_work, HZ / 2);
  1226. +}
  1227. +
  1228. +void ag71xx_ar7240_start(struct ag71xx *ag)
  1229. +{
  1230. + struct ar7240sw *as = ag->phy_priv;
  1231. +
  1232. + ar7240sw_reset(as);
  1233. +
  1234. + ag->speed = SPEED_1000;
  1235. + ag->duplex = 1;
  1236. +
  1237. + ar7240_set_addr(as, ag->dev->dev_addr);
  1238. + ar7240_hw_apply(&as->swdev);
  1239. +
  1240. + schedule_delayed_work(&ag->link_work, HZ / 10);
  1241. +}
  1242. +
  1243. +void ag71xx_ar7240_stop(struct ag71xx *ag)
  1244. +{
  1245. + cancel_delayed_work_sync(&ag->link_work);
  1246. +}
  1247. +
  1248. +int ag71xx_ar7240_init(struct ag71xx *ag)
  1249. +{
  1250. + struct ar7240sw *as;
  1251. +
  1252. + as = ar7240_probe(ag);
  1253. + if (!as)
  1254. + return -ENODEV;
  1255. +
  1256. + ag->phy_priv = as;
  1257. + ar7240sw_reset(as);
  1258. +
  1259. + rwlock_init(&as->stats_lock);
  1260. + INIT_DELAYED_WORK(&ag->link_work, link_function);
  1261. +
  1262. + return 0;
  1263. +}
  1264. +
  1265. +void ag71xx_ar7240_cleanup(struct ag71xx *ag)
  1266. +{
  1267. + struct ar7240sw *as = ag->phy_priv;
  1268. +
  1269. + if (!as)
  1270. + return;
  1271. +
  1272. + unregister_switch(&as->swdev);
  1273. + kfree(as);
  1274. + ag->phy_priv = NULL;
  1275. +}
  1276. diff -Nur linux-4.1.6.orig/drivers/net/ethernet/atheros/ag71xx/ag71xx_ar8216.c linux-4.1.6/drivers/net/ethernet/atheros/ag71xx/ag71xx_ar8216.c
  1277. --- linux-4.1.6.orig/drivers/net/ethernet/atheros/ag71xx/ag71xx_ar8216.c 1970-01-01 01:00:00.000000000 +0100
  1278. +++ linux-4.1.6/drivers/net/ethernet/atheros/ag71xx/ag71xx_ar8216.c 2015-09-13 19:45:36.374555224 +0200
  1279. @@ -0,0 +1,44 @@
  1280. +/*
  1281. + * Atheros AR71xx built-in ethernet mac driver
  1282. + * Special support for the Atheros ar8216 switch chip
  1283. + *
  1284. + * Copyright (C) 2009-2010 Gabor Juhos <juhosg@openwrt.org>
  1285. + *
  1286. + * Based on Atheros' AG7100 driver
  1287. + *
  1288. + * This program is free software; you can redistribute it and/or modify it
  1289. + * under the terms of the GNU General Public License version 2 as published
  1290. + * by the Free Software Foundation.
  1291. + */
  1292. +
  1293. +#include "ag71xx.h"
  1294. +
  1295. +#define AR8216_PACKET_TYPE_MASK 0xf
  1296. +#define AR8216_PACKET_TYPE_NORMAL 0
  1297. +
  1298. +#define AR8216_HEADER_LEN 2
  1299. +
  1300. +void ag71xx_add_ar8216_header(struct ag71xx *ag, struct sk_buff *skb)
  1301. +{
  1302. + skb_push(skb, AR8216_HEADER_LEN);
  1303. + skb->data[0] = 0x10;
  1304. + skb->data[1] = 0x80;
  1305. +}
  1306. +
  1307. +int ag71xx_remove_ar8216_header(struct ag71xx *ag, struct sk_buff *skb,
  1308. + int pktlen)
  1309. +{
  1310. + u8 type;
  1311. +
  1312. + type = skb->data[1] & AR8216_PACKET_TYPE_MASK;
  1313. + switch (type) {
  1314. + case AR8216_PACKET_TYPE_NORMAL:
  1315. + break;
  1316. +
  1317. + default:
  1318. + return -EINVAL;
  1319. + }
  1320. +
  1321. + skb_pull(skb, AR8216_HEADER_LEN);
  1322. + return 0;
  1323. +}
  1324. diff -Nur linux-4.1.6.orig/drivers/net/ethernet/atheros/ag71xx/ag71xx_debugfs.c linux-4.1.6/drivers/net/ethernet/atheros/ag71xx/ag71xx_debugfs.c
  1325. --- linux-4.1.6.orig/drivers/net/ethernet/atheros/ag71xx/ag71xx_debugfs.c 1970-01-01 01:00:00.000000000 +0100
  1326. +++ linux-4.1.6/drivers/net/ethernet/atheros/ag71xx/ag71xx_debugfs.c 2015-09-13 19:45:36.374555224 +0200
  1327. @@ -0,0 +1,284 @@
  1328. +/*
  1329. + * Atheros AR71xx built-in ethernet mac driver
  1330. + *
  1331. + * Copyright (C) 2008-2010 Gabor Juhos <juhosg@openwrt.org>
  1332. + * Copyright (C) 2008 Imre Kaloz <kaloz@openwrt.org>
  1333. + *
  1334. + * Based on Atheros' AG7100 driver
  1335. + *
  1336. + * This program is free software; you can redistribute it and/or modify it
  1337. + * under the terms of the GNU General Public License version 2 as published
  1338. + * by the Free Software Foundation.
  1339. + */
  1340. +
  1341. +#include <linux/debugfs.h>
  1342. +
  1343. +#include "ag71xx.h"
  1344. +
  1345. +static struct dentry *ag71xx_debugfs_root;
  1346. +
  1347. +static int ag71xx_debugfs_generic_open(struct inode *inode, struct file *file)
  1348. +{
  1349. + file->private_data = inode->i_private;
  1350. + return 0;
  1351. +}
  1352. +
  1353. +void ag71xx_debugfs_update_int_stats(struct ag71xx *ag, u32 status)
  1354. +{
  1355. + if (status)
  1356. + ag->debug.int_stats.total++;
  1357. + if (status & AG71XX_INT_TX_PS)
  1358. + ag->debug.int_stats.tx_ps++;
  1359. + if (status & AG71XX_INT_TX_UR)
  1360. + ag->debug.int_stats.tx_ur++;
  1361. + if (status & AG71XX_INT_TX_BE)
  1362. + ag->debug.int_stats.tx_be++;
  1363. + if (status & AG71XX_INT_RX_PR)
  1364. + ag->debug.int_stats.rx_pr++;
  1365. + if (status & AG71XX_INT_RX_OF)
  1366. + ag->debug.int_stats.rx_of++;
  1367. + if (status & AG71XX_INT_RX_BE)
  1368. + ag->debug.int_stats.rx_be++;
  1369. +}
  1370. +
  1371. +static ssize_t read_file_int_stats(struct file *file, char __user *user_buf,
  1372. + size_t count, loff_t *ppos)
  1373. +{
  1374. +#define PR_INT_STAT(_label, _field) \
  1375. + len += snprintf(buf + len, sizeof(buf) - len, \
  1376. + "%20s: %10lu\n", _label, ag->debug.int_stats._field);
  1377. +
  1378. + struct ag71xx *ag = file->private_data;
  1379. + char buf[256];
  1380. + unsigned int len = 0;
  1381. +
  1382. + PR_INT_STAT("TX Packet Sent", tx_ps);
  1383. + PR_INT_STAT("TX Underrun", tx_ur);
  1384. + PR_INT_STAT("TX Bus Error", tx_be);
  1385. + PR_INT_STAT("RX Packet Received", rx_pr);
  1386. + PR_INT_STAT("RX Overflow", rx_of);
  1387. + PR_INT_STAT("RX Bus Error", rx_be);
  1388. + len += snprintf(buf + len, sizeof(buf) - len, "\n");
  1389. + PR_INT_STAT("Total", total);
  1390. +
  1391. + return simple_read_from_buffer(user_buf, count, ppos, buf, len);
  1392. +#undef PR_INT_STAT
  1393. +}
  1394. +
  1395. +static const struct file_operations ag71xx_fops_int_stats = {
  1396. + .open = ag71xx_debugfs_generic_open,
  1397. + .read = read_file_int_stats,
  1398. + .owner = THIS_MODULE
  1399. +};
  1400. +
  1401. +void ag71xx_debugfs_update_napi_stats(struct ag71xx *ag, int rx, int tx)
  1402. +{
  1403. + struct ag71xx_napi_stats *stats = &ag->debug.napi_stats;
  1404. +
  1405. + if (rx) {
  1406. + stats->rx_count++;
  1407. + stats->rx_packets += rx;
  1408. + if (rx <= AG71XX_NAPI_WEIGHT)
  1409. + stats->rx[rx]++;
  1410. + if (rx > stats->rx_packets_max)
  1411. + stats->rx_packets_max = rx;
  1412. + }
  1413. +
  1414. + if (tx) {
  1415. + stats->tx_count++;
  1416. + stats->tx_packets += tx;
  1417. + if (tx <= AG71XX_NAPI_WEIGHT)
  1418. + stats->tx[tx]++;
  1419. + if (tx > stats->tx_packets_max)
  1420. + stats->tx_packets_max = tx;
  1421. + }
  1422. +}
  1423. +
  1424. +static ssize_t read_file_napi_stats(struct file *file, char __user *user_buf,
  1425. + size_t count, loff_t *ppos)
  1426. +{
  1427. + struct ag71xx *ag = file->private_data;
  1428. + struct ag71xx_napi_stats *stats = &ag->debug.napi_stats;
  1429. + char *buf;
  1430. + unsigned int buflen;
  1431. + unsigned int len = 0;
  1432. + unsigned long rx_avg = 0;
  1433. + unsigned long tx_avg = 0;
  1434. + int ret;
  1435. + int i;
  1436. +
  1437. + buflen = 2048;
  1438. + buf = kmalloc(buflen, GFP_KERNEL);
  1439. + if (!buf)
  1440. + return -ENOMEM;
  1441. +
  1442. + if (stats->rx_count)
  1443. + rx_avg = stats->rx_packets / stats->rx_count;
  1444. +
  1445. + if (stats->tx_count)
  1446. + tx_avg = stats->tx_packets / stats->tx_count;
  1447. +
  1448. + len += snprintf(buf + len, buflen - len, "%3s %10s %10s\n",
  1449. + "len", "rx", "tx");
  1450. +
  1451. + for (i = 1; i <= AG71XX_NAPI_WEIGHT; i++)
  1452. + len += snprintf(buf + len, buflen - len,
  1453. + "%3d: %10lu %10lu\n",
  1454. + i, stats->rx[i], stats->tx[i]);
  1455. +
  1456. + len += snprintf(buf + len, buflen - len, "\n");
  1457. +
  1458. + len += snprintf(buf + len, buflen - len, "%3s: %10lu %10lu\n",
  1459. + "sum", stats->rx_count, stats->tx_count);
  1460. + len += snprintf(buf + len, buflen - len, "%3s: %10lu %10lu\n",
  1461. + "avg", rx_avg, tx_avg);
  1462. + len += snprintf(buf + len, buflen - len, "%3s: %10lu %10lu\n",
  1463. + "max", stats->rx_packets_max, stats->tx_packets_max);
  1464. + len += snprintf(buf + len, buflen - len, "%3s: %10lu %10lu\n",
  1465. + "pkt", stats->rx_packets, stats->tx_packets);
  1466. +
  1467. + ret = simple_read_from_buffer(user_buf, count, ppos, buf, len);
  1468. + kfree(buf);
  1469. +
  1470. + return ret;
  1471. +}
  1472. +
  1473. +static const struct file_operations ag71xx_fops_napi_stats = {
  1474. + .open = ag71xx_debugfs_generic_open,
  1475. + .read = read_file_napi_stats,
  1476. + .owner = THIS_MODULE
  1477. +};
  1478. +
  1479. +#define DESC_PRINT_LEN 64
  1480. +
  1481. +static ssize_t read_file_ring(struct file *file, char __user *user_buf,
  1482. + size_t count, loff_t *ppos,
  1483. + struct ag71xx *ag,
  1484. + struct ag71xx_ring *ring,
  1485. + unsigned desc_reg)
  1486. +{
  1487. + char *buf;
  1488. + unsigned int buflen;
  1489. + unsigned int len = 0;
  1490. + unsigned long flags;
  1491. + ssize_t ret;
  1492. + int curr;
  1493. + int dirty;
  1494. + u32 desc_hw;
  1495. + int i;
  1496. +
  1497. + buflen = (ring->size * DESC_PRINT_LEN);
  1498. + buf = kmalloc(buflen, GFP_KERNEL);
  1499. + if (!buf)
  1500. + return -ENOMEM;
  1501. +
  1502. + len += snprintf(buf + len, buflen - len,
  1503. + "Idx ... %-8s %-8s %-8s %-8s . %-10s\n",
  1504. + "desc", "next", "data", "ctrl", "timestamp");
  1505. +
  1506. + spin_lock_irqsave(&ag->lock, flags);
  1507. +
  1508. + curr = (ring->curr % ring->size);
  1509. + dirty = (ring->dirty % ring->size);
  1510. + desc_hw = ag71xx_rr(ag, desc_reg);
  1511. + for (i = 0; i < ring->size; i++) {
  1512. + struct ag71xx_buf *ab = &ring->buf[i];
  1513. + u32 desc_dma = ((u32) ring->descs_dma) + i * ring->desc_size;
  1514. +
  1515. + len += snprintf(buf + len, buflen - len,
  1516. + "%3d %c%c%c %08x %08x %08x %08x %c %10lu\n",
  1517. + i,
  1518. + (i == curr) ? 'C' : ' ',
  1519. + (i == dirty) ? 'D' : ' ',
  1520. + (desc_hw == desc_dma) ? 'H' : ' ',
  1521. + desc_dma,
  1522. + ab->desc->next,
  1523. + ab->desc->data,
  1524. + ab->desc->ctrl,
  1525. + (ab->desc->ctrl & DESC_EMPTY) ? 'E' : '*',
  1526. + ab->timestamp);
  1527. + }
  1528. +
  1529. + spin_unlock_irqrestore(&ag->lock, flags);
  1530. +
  1531. + ret = simple_read_from_buffer(user_buf, count, ppos, buf, len);
  1532. + kfree(buf);
  1533. +
  1534. + return ret;
  1535. +}
  1536. +
  1537. +static ssize_t read_file_tx_ring(struct file *file, char __user *user_buf,
  1538. + size_t count, loff_t *ppos)
  1539. +{
  1540. + struct ag71xx *ag = file->private_data;
  1541. +
  1542. + return read_file_ring(file, user_buf, count, ppos, ag, &ag->tx_ring,
  1543. + AG71XX_REG_TX_DESC);
  1544. +}
  1545. +
  1546. +static const struct file_operations ag71xx_fops_tx_ring = {
  1547. + .open = ag71xx_debugfs_generic_open,
  1548. + .read = read_file_tx_ring,
  1549. + .owner = THIS_MODULE
  1550. +};
  1551. +
  1552. +static ssize_t read_file_rx_ring(struct file *file, char __user *user_buf,
  1553. + size_t count, loff_t *ppos)
  1554. +{
  1555. + struct ag71xx *ag = file->private_data;
  1556. +
  1557. + return read_file_ring(file, user_buf, count, ppos, ag, &ag->rx_ring,
  1558. + AG71XX_REG_RX_DESC);
  1559. +}
  1560. +
  1561. +static const struct file_operations ag71xx_fops_rx_ring = {
  1562. + .open = ag71xx_debugfs_generic_open,
  1563. + .read = read_file_rx_ring,
  1564. + .owner = THIS_MODULE
  1565. +};
  1566. +
  1567. +void ag71xx_debugfs_exit(struct ag71xx *ag)
  1568. +{
  1569. + debugfs_remove_recursive(ag->debug.debugfs_dir);
  1570. +}
  1571. +
  1572. +int ag71xx_debugfs_init(struct ag71xx *ag)
  1573. +{
  1574. + struct device *dev = &ag->pdev->dev;
  1575. +
  1576. + ag->debug.debugfs_dir = debugfs_create_dir(dev_name(dev),
  1577. + ag71xx_debugfs_root);
  1578. + if (!ag->debug.debugfs_dir) {
  1579. + dev_err(dev, "unable to create debugfs directory\n");
  1580. + return -ENOENT;
  1581. + }
  1582. +
  1583. + debugfs_create_file("int_stats", S_IRUGO, ag->debug.debugfs_dir,
  1584. + ag, &ag71xx_fops_int_stats);
  1585. + debugfs_create_file("napi_stats", S_IRUGO, ag->debug.debugfs_dir,
  1586. + ag, &ag71xx_fops_napi_stats);
  1587. + debugfs_create_file("tx_ring", S_IRUGO, ag->debug.debugfs_dir,
  1588. + ag, &ag71xx_fops_tx_ring);
  1589. + debugfs_create_file("rx_ring", S_IRUGO, ag->debug.debugfs_dir,
  1590. + ag, &ag71xx_fops_rx_ring);
  1591. +
  1592. + return 0;
  1593. +}
  1594. +
  1595. +int ag71xx_debugfs_root_init(void)
  1596. +{
  1597. + if (ag71xx_debugfs_root)
  1598. + return -EBUSY;
  1599. +
  1600. + ag71xx_debugfs_root = debugfs_create_dir(KBUILD_MODNAME, NULL);
  1601. + if (!ag71xx_debugfs_root)
  1602. + return -ENOENT;
  1603. +
  1604. + return 0;
  1605. +}
  1606. +
  1607. +void ag71xx_debugfs_root_exit(void)
  1608. +{
  1609. + debugfs_remove(ag71xx_debugfs_root);
  1610. + ag71xx_debugfs_root = NULL;
  1611. +}
  1612. diff -Nur linux-4.1.6.orig/drivers/net/ethernet/atheros/ag71xx/ag71xx_ethtool.c linux-4.1.6/drivers/net/ethernet/atheros/ag71xx/ag71xx_ethtool.c
  1613. --- linux-4.1.6.orig/drivers/net/ethernet/atheros/ag71xx/ag71xx_ethtool.c 1970-01-01 01:00:00.000000000 +0100
  1614. +++ linux-4.1.6/drivers/net/ethernet/atheros/ag71xx/ag71xx_ethtool.c 2015-09-13 19:45:36.374555224 +0200
  1615. @@ -0,0 +1,124 @@
  1616. +/*
  1617. + * Atheros AR71xx built-in ethernet mac driver
  1618. + *
  1619. + * Copyright (C) 2008-2010 Gabor Juhos <juhosg@openwrt.org>
  1620. + * Copyright (C) 2008 Imre Kaloz <kaloz@openwrt.org>
  1621. + *
  1622. + * Based on Atheros' AG7100 driver
  1623. + *
  1624. + * This program is free software; you can redistribute it and/or modify it
  1625. + * under the terms of the GNU General Public License version 2 as published
  1626. + * by the Free Software Foundation.
  1627. + */
  1628. +
  1629. +#include "ag71xx.h"
  1630. +
  1631. +static int ag71xx_ethtool_get_settings(struct net_device *dev,
  1632. + struct ethtool_cmd *cmd)
  1633. +{
  1634. + struct ag71xx *ag = netdev_priv(dev);
  1635. + struct phy_device *phydev = ag->phy_dev;
  1636. +
  1637. + if (!phydev)
  1638. + return -ENODEV;
  1639. +
  1640. + return phy_ethtool_gset(phydev, cmd);
  1641. +}
  1642. +
  1643. +static int ag71xx_ethtool_set_settings(struct net_device *dev,
  1644. + struct ethtool_cmd *cmd)
  1645. +{
  1646. + struct ag71xx *ag = netdev_priv(dev);
  1647. + struct phy_device *phydev = ag->phy_dev;
  1648. +
  1649. + if (!phydev)
  1650. + return -ENODEV;
  1651. +
  1652. + return phy_ethtool_sset(phydev, cmd);
  1653. +}
  1654. +
  1655. +static void ag71xx_ethtool_get_drvinfo(struct net_device *dev,
  1656. + struct ethtool_drvinfo *info)
  1657. +{
  1658. + struct ag71xx *ag = netdev_priv(dev);
  1659. +
  1660. + strcpy(info->driver, ag->pdev->dev.driver->name);
  1661. + strcpy(info->version, AG71XX_DRV_VERSION);
  1662. + strcpy(info->bus_info, dev_name(&ag->pdev->dev));
  1663. +}
  1664. +
  1665. +static u32 ag71xx_ethtool_get_msglevel(struct net_device *dev)
  1666. +{
  1667. + struct ag71xx *ag = netdev_priv(dev);
  1668. +
  1669. + return ag->msg_enable;
  1670. +}
  1671. +
  1672. +static void ag71xx_ethtool_set_msglevel(struct net_device *dev, u32 msg_level)
  1673. +{
  1674. + struct ag71xx *ag = netdev_priv(dev);
  1675. +
  1676. + ag->msg_enable = msg_level;
  1677. +}
  1678. +
  1679. +static void ag71xx_ethtool_get_ringparam(struct net_device *dev,
  1680. + struct ethtool_ringparam *er)
  1681. +{
  1682. + struct ag71xx *ag = netdev_priv(dev);
  1683. +
  1684. + er->tx_max_pending = AG71XX_TX_RING_SIZE_MAX;
  1685. + er->rx_max_pending = AG71XX_RX_RING_SIZE_MAX;
  1686. + er->rx_mini_max_pending = 0;
  1687. + er->rx_jumbo_max_pending = 0;
  1688. +
  1689. + er->tx_pending = ag->tx_ring.size;
  1690. + er->rx_pending = ag->rx_ring.size;
  1691. + er->rx_mini_pending = 0;
  1692. + er->rx_jumbo_pending = 0;
  1693. +}
  1694. +
  1695. +static int ag71xx_ethtool_set_ringparam(struct net_device *dev,
  1696. + struct ethtool_ringparam *er)
  1697. +{
  1698. + struct ag71xx *ag = netdev_priv(dev);
  1699. + unsigned tx_size;
  1700. + unsigned rx_size;
  1701. + int err;
  1702. +
  1703. + if (er->rx_mini_pending != 0||
  1704. + er->rx_jumbo_pending != 0 ||
  1705. + er->rx_pending == 0 ||
  1706. + er->tx_pending == 0)
  1707. + return -EINVAL;
  1708. +
  1709. + tx_size = er->tx_pending < AG71XX_TX_RING_SIZE_MAX ?
  1710. + er->tx_pending : AG71XX_TX_RING_SIZE_MAX;
  1711. +
  1712. + rx_size = er->rx_pending < AG71XX_RX_RING_SIZE_MAX ?
  1713. + er->rx_pending : AG71XX_RX_RING_SIZE_MAX;
  1714. +
  1715. + if (netif_running(dev)) {
  1716. + err = dev->netdev_ops->ndo_stop(dev);
  1717. + if (err)
  1718. + return err;
  1719. + }
  1720. +
  1721. + ag->tx_ring.size = tx_size;
  1722. + ag->rx_ring.size = rx_size;
  1723. +
  1724. + if (netif_running(dev))
  1725. + err = dev->netdev_ops->ndo_open(dev);
  1726. +
  1727. + return err;
  1728. +}
  1729. +
  1730. +struct ethtool_ops ag71xx_ethtool_ops = {
  1731. + .set_settings = ag71xx_ethtool_set_settings,
  1732. + .get_settings = ag71xx_ethtool_get_settings,
  1733. + .get_drvinfo = ag71xx_ethtool_get_drvinfo,
  1734. + .get_msglevel = ag71xx_ethtool_get_msglevel,
  1735. + .set_msglevel = ag71xx_ethtool_set_msglevel,
  1736. + .get_ringparam = ag71xx_ethtool_get_ringparam,
  1737. + .set_ringparam = ag71xx_ethtool_set_ringparam,
  1738. + .get_link = ethtool_op_get_link,
  1739. +};
  1740. diff -Nur linux-4.1.6.orig/drivers/net/ethernet/atheros/ag71xx/ag71xx.h linux-4.1.6/drivers/net/ethernet/atheros/ag71xx/ag71xx.h
  1741. --- linux-4.1.6.orig/drivers/net/ethernet/atheros/ag71xx/ag71xx.h 1970-01-01 01:00:00.000000000 +0100
  1742. +++ linux-4.1.6/drivers/net/ethernet/atheros/ag71xx/ag71xx.h 2015-09-13 19:45:36.374555224 +0200
  1743. @@ -0,0 +1,476 @@
  1744. +/*
  1745. + * Atheros AR71xx built-in ethernet mac driver
  1746. + *
  1747. + * Copyright (C) 2008-2010 Gabor Juhos <juhosg@openwrt.org>
  1748. + * Copyright (C) 2008 Imre Kaloz <kaloz@openwrt.org>
  1749. + *
  1750. + * Based on Atheros' AG7100 driver
  1751. + *
  1752. + * This program is free software; you can redistribute it and/or modify it
  1753. + * under the terms of the GNU General Public License version 2 as published
  1754. + * by the Free Software Foundation.
  1755. + */
  1756. +
  1757. +#ifndef __AG71XX_H
  1758. +#define __AG71XX_H
  1759. +
  1760. +#include <linux/kernel.h>
  1761. +#include <linux/version.h>
  1762. +#include <linux/module.h>
  1763. +#include <linux/init.h>
  1764. +#include <linux/types.h>
  1765. +#include <linux/random.h>
  1766. +#include <linux/spinlock.h>
  1767. +#include <linux/interrupt.h>
  1768. +#include <linux/platform_device.h>
  1769. +#include <linux/ethtool.h>
  1770. +#include <linux/etherdevice.h>
  1771. +#include <linux/if_vlan.h>
  1772. +#include <linux/phy.h>
  1773. +#include <linux/skbuff.h>
  1774. +#include <linux/dma-mapping.h>
  1775. +#include <linux/workqueue.h>
  1776. +
  1777. +#include <linux/bitops.h>
  1778. +
  1779. +#include <asm/mach-ath79/ar71xx_regs.h>
  1780. +#include <asm/mach-ath79/ath79.h>
  1781. +#include <asm/mach-ath79/ag71xx_platform.h>
  1782. +
  1783. +#define AG71XX_DRV_NAME "ag71xx"
  1784. +#define AG71XX_DRV_VERSION "0.5.35"
  1785. +
  1786. +#define AG71XX_NAPI_WEIGHT 64
  1787. +#define AG71XX_OOM_REFILL (1 + HZ/10)
  1788. +
  1789. +#define AG71XX_INT_ERR (AG71XX_INT_RX_BE | AG71XX_INT_TX_BE)
  1790. +#define AG71XX_INT_TX (AG71XX_INT_TX_PS)
  1791. +#define AG71XX_INT_RX (AG71XX_INT_RX_PR | AG71XX_INT_RX_OF)
  1792. +
  1793. +#define AG71XX_INT_POLL (AG71XX_INT_RX | AG71XX_INT_TX)
  1794. +#define AG71XX_INT_INIT (AG71XX_INT_ERR | AG71XX_INT_POLL)
  1795. +
  1796. +#define AG71XX_TX_MTU_LEN 1540
  1797. +
  1798. +#define AG71XX_TX_RING_SIZE_DEFAULT 32
  1799. +#define AG71XX_RX_RING_SIZE_DEFAULT 128
  1800. +
  1801. +#define AG71XX_TX_RING_SIZE_MAX 32
  1802. +#define AG71XX_RX_RING_SIZE_MAX 128
  1803. +
  1804. +#ifdef CONFIG_AG71XX_DEBUG
  1805. +#define DBG(fmt, args...) pr_debug(fmt, ## args)
  1806. +#else
  1807. +#define DBG(fmt, args...) do {} while (0)
  1808. +#endif
  1809. +
  1810. +#define ag71xx_assert(_cond) \
  1811. +do { \
  1812. + if (_cond) \
  1813. + break; \
  1814. + printk("%s,%d: assertion failed\n", __FILE__, __LINE__); \
  1815. + BUG(); \
  1816. +} while (0)
  1817. +
  1818. +struct ag71xx_desc {
  1819. + u32 data;
  1820. + u32 ctrl;
  1821. +#define DESC_EMPTY BIT(31)
  1822. +#define DESC_MORE BIT(24)
  1823. +#define DESC_PKTLEN_M 0xfff
  1824. + u32 next;
  1825. + u32 pad;
  1826. +} __attribute__((aligned(4)));
  1827. +
  1828. +struct ag71xx_buf {
  1829. + union {
  1830. + struct sk_buff *skb;
  1831. + void *rx_buf;
  1832. + };
  1833. + struct ag71xx_desc *desc;
  1834. + union {
  1835. + dma_addr_t dma_addr;
  1836. + unsigned long timestamp;
  1837. + };
  1838. + unsigned int len;
  1839. +};
  1840. +
  1841. +struct ag71xx_ring {
  1842. + struct ag71xx_buf *buf;
  1843. + u8 *descs_cpu;
  1844. + dma_addr_t descs_dma;
  1845. + unsigned int desc_size;
  1846. + unsigned int curr;
  1847. + unsigned int dirty;
  1848. + unsigned int size;
  1849. +};
  1850. +
  1851. +struct ag71xx_mdio {
  1852. + struct mii_bus *mii_bus;
  1853. + int mii_irq[PHY_MAX_ADDR];
  1854. + void __iomem *mdio_base;
  1855. + struct ag71xx_mdio_platform_data *pdata;
  1856. +};
  1857. +
  1858. +struct ag71xx_int_stats {
  1859. + unsigned long rx_pr;
  1860. + unsigned long rx_be;
  1861. + unsigned long rx_of;
  1862. + unsigned long tx_ps;
  1863. + unsigned long tx_be;
  1864. + unsigned long tx_ur;
  1865. + unsigned long total;
  1866. +};
  1867. +
  1868. +struct ag71xx_napi_stats {
  1869. + unsigned long napi_calls;
  1870. + unsigned long rx_count;
  1871. + unsigned long rx_packets;
  1872. + unsigned long rx_packets_max;
  1873. + unsigned long tx_count;
  1874. + unsigned long tx_packets;
  1875. + unsigned long tx_packets_max;
  1876. +
  1877. + unsigned long rx[AG71XX_NAPI_WEIGHT + 1];
  1878. + unsigned long tx[AG71XX_NAPI_WEIGHT + 1];
  1879. +};
  1880. +
  1881. +struct ag71xx_debug {
  1882. + struct dentry *debugfs_dir;
  1883. +
  1884. + struct ag71xx_int_stats int_stats;
  1885. + struct ag71xx_napi_stats napi_stats;
  1886. +};
  1887. +
  1888. +struct ag71xx {
  1889. + void __iomem *mac_base;
  1890. +
  1891. + spinlock_t lock;
  1892. + struct platform_device *pdev;
  1893. + struct net_device *dev;
  1894. + struct napi_struct napi;
  1895. + u32 msg_enable;
  1896. +
  1897. + struct ag71xx_desc *stop_desc;
  1898. + dma_addr_t stop_desc_dma;
  1899. +
  1900. + struct ag71xx_ring rx_ring;
  1901. + struct ag71xx_ring tx_ring;
  1902. +
  1903. + struct mii_bus *mii_bus;
  1904. + struct phy_device *phy_dev;
  1905. + void *phy_priv;
  1906. +
  1907. + unsigned int link;
  1908. + unsigned int speed;
  1909. + int duplex;
  1910. +
  1911. + unsigned int max_frame_len;
  1912. + unsigned int desc_pktlen_mask;
  1913. + unsigned int rx_buf_size;
  1914. +
  1915. + struct work_struct restart_work;
  1916. + struct delayed_work link_work;
  1917. + struct timer_list oom_timer;
  1918. +
  1919. +#ifdef CONFIG_AG71XX_DEBUG_FS
  1920. + struct ag71xx_debug debug;
  1921. +#endif
  1922. +};
  1923. +
  1924. +extern struct ethtool_ops ag71xx_ethtool_ops;
  1925. +void ag71xx_link_adjust(struct ag71xx *ag);
  1926. +
  1927. +int ag71xx_mdio_driver_init(void) __init;
  1928. +void ag71xx_mdio_driver_exit(void);
  1929. +
  1930. +int ag71xx_phy_connect(struct ag71xx *ag);
  1931. +void ag71xx_phy_disconnect(struct ag71xx *ag);
  1932. +void ag71xx_phy_start(struct ag71xx *ag);
  1933. +void ag71xx_phy_stop(struct ag71xx *ag);
  1934. +
  1935. +static inline struct ag71xx_platform_data *ag71xx_get_pdata(struct ag71xx *ag)
  1936. +{
  1937. + return ag->pdev->dev.platform_data;
  1938. +}
  1939. +
  1940. +static inline int ag71xx_desc_empty(struct ag71xx_desc *desc)
  1941. +{
  1942. + return (desc->ctrl & DESC_EMPTY) != 0;
  1943. +}
  1944. +
  1945. +/* Register offsets */
  1946. +#define AG71XX_REG_MAC_CFG1 0x0000
  1947. +#define AG71XX_REG_MAC_CFG2 0x0004
  1948. +#define AG71XX_REG_MAC_IPG 0x0008
  1949. +#define AG71XX_REG_MAC_HDX 0x000c
  1950. +#define AG71XX_REG_MAC_MFL 0x0010
  1951. +#define AG71XX_REG_MII_CFG 0x0020
  1952. +#define AG71XX_REG_MII_CMD 0x0024
  1953. +#define AG71XX_REG_MII_ADDR 0x0028
  1954. +#define AG71XX_REG_MII_CTRL 0x002c
  1955. +#define AG71XX_REG_MII_STATUS 0x0030
  1956. +#define AG71XX_REG_MII_IND 0x0034
  1957. +#define AG71XX_REG_MAC_IFCTL 0x0038
  1958. +#define AG71XX_REG_MAC_ADDR1 0x0040
  1959. +#define AG71XX_REG_MAC_ADDR2 0x0044
  1960. +#define AG71XX_REG_FIFO_CFG0 0x0048
  1961. +#define AG71XX_REG_FIFO_CFG1 0x004c
  1962. +#define AG71XX_REG_FIFO_CFG2 0x0050
  1963. +#define AG71XX_REG_FIFO_CFG3 0x0054
  1964. +#define AG71XX_REG_FIFO_CFG4 0x0058
  1965. +#define AG71XX_REG_FIFO_CFG5 0x005c
  1966. +#define AG71XX_REG_FIFO_RAM0 0x0060
  1967. +#define AG71XX_REG_FIFO_RAM1 0x0064
  1968. +#define AG71XX_REG_FIFO_RAM2 0x0068
  1969. +#define AG71XX_REG_FIFO_RAM3 0x006c
  1970. +#define AG71XX_REG_FIFO_RAM4 0x0070
  1971. +#define AG71XX_REG_FIFO_RAM5 0x0074
  1972. +#define AG71XX_REG_FIFO_RAM6 0x0078
  1973. +#define AG71XX_REG_FIFO_RAM7 0x007c
  1974. +
  1975. +#define AG71XX_REG_TX_CTRL 0x0180
  1976. +#define AG71XX_REG_TX_DESC 0x0184
  1977. +#define AG71XX_REG_TX_STATUS 0x0188
  1978. +#define AG71XX_REG_RX_CTRL 0x018c
  1979. +#define AG71XX_REG_RX_DESC 0x0190
  1980. +#define AG71XX_REG_RX_STATUS 0x0194
  1981. +#define AG71XX_REG_INT_ENABLE 0x0198
  1982. +#define AG71XX_REG_INT_STATUS 0x019c
  1983. +
  1984. +#define AG71XX_REG_FIFO_DEPTH 0x01a8
  1985. +#define AG71XX_REG_RX_SM 0x01b0
  1986. +#define AG71XX_REG_TX_SM 0x01b4
  1987. +
  1988. +#define MAC_CFG1_TXE BIT(0) /* Tx Enable */
  1989. +#define MAC_CFG1_STX BIT(1) /* Synchronize Tx Enable */
  1990. +#define MAC_CFG1_RXE BIT(2) /* Rx Enable */
  1991. +#define MAC_CFG1_SRX BIT(3) /* Synchronize Rx Enable */
  1992. +#define MAC_CFG1_TFC BIT(4) /* Tx Flow Control Enable */
  1993. +#define MAC_CFG1_RFC BIT(5) /* Rx Flow Control Enable */
  1994. +#define MAC_CFG1_LB BIT(8) /* Loopback mode */
  1995. +#define MAC_CFG1_SR BIT(31) /* Soft Reset */
  1996. +
  1997. +#define MAC_CFG2_FDX BIT(0)
  1998. +#define MAC_CFG2_CRC_EN BIT(1)
  1999. +#define MAC_CFG2_PAD_CRC_EN BIT(2)
  2000. +#define MAC_CFG2_LEN_CHECK BIT(4)
  2001. +#define MAC_CFG2_HUGE_FRAME_EN BIT(5)
  2002. +#define MAC_CFG2_IF_1000 BIT(9)
  2003. +#define MAC_CFG2_IF_10_100 BIT(8)
  2004. +
  2005. +#define FIFO_CFG0_WTM BIT(0) /* Watermark Module */
  2006. +#define FIFO_CFG0_RXS BIT(1) /* Rx System Module */
  2007. +#define FIFO_CFG0_RXF BIT(2) /* Rx Fabric Module */
  2008. +#define FIFO_CFG0_TXS BIT(3) /* Tx System Module */
  2009. +#define FIFO_CFG0_TXF BIT(4) /* Tx Fabric Module */
  2010. +#define FIFO_CFG0_ALL (FIFO_CFG0_WTM | FIFO_CFG0_RXS | FIFO_CFG0_RXF \
  2011. + | FIFO_CFG0_TXS | FIFO_CFG0_TXF)
  2012. +
  2013. +#define FIFO_CFG0_ENABLE_SHIFT 8
  2014. +
  2015. +#define FIFO_CFG4_DE BIT(0) /* Drop Event */
  2016. +#define FIFO_CFG4_DV BIT(1) /* RX_DV Event */
  2017. +#define FIFO_CFG4_FC BIT(2) /* False Carrier */
  2018. +#define FIFO_CFG4_CE BIT(3) /* Code Error */
  2019. +#define FIFO_CFG4_CR BIT(4) /* CRC error */
  2020. +#define FIFO_CFG4_LM BIT(5) /* Length Mismatch */
  2021. +#define FIFO_CFG4_LO BIT(6) /* Length out of range */
  2022. +#define FIFO_CFG4_OK BIT(7) /* Packet is OK */
  2023. +#define FIFO_CFG4_MC BIT(8) /* Multicast Packet */
  2024. +#define FIFO_CFG4_BC BIT(9) /* Broadcast Packet */
  2025. +#define FIFO_CFG4_DR BIT(10) /* Dribble */
  2026. +#define FIFO_CFG4_LE BIT(11) /* Long Event */
  2027. +#define FIFO_CFG4_CF BIT(12) /* Control Frame */
  2028. +#define FIFO_CFG4_PF BIT(13) /* Pause Frame */
  2029. +#define FIFO_CFG4_UO BIT(14) /* Unsupported Opcode */
  2030. +#define FIFO_CFG4_VT BIT(15) /* VLAN tag detected */
  2031. +#define FIFO_CFG4_FT BIT(16) /* Frame Truncated */
  2032. +#define FIFO_CFG4_UC BIT(17) /* Unicast Packet */
  2033. +
  2034. +#define FIFO_CFG5_DE BIT(0) /* Drop Event */
  2035. +#define FIFO_CFG5_DV BIT(1) /* RX_DV Event */
  2036. +#define FIFO_CFG5_FC BIT(2) /* False Carrier */
  2037. +#define FIFO_CFG5_CE BIT(3) /* Code Error */
  2038. +#define FIFO_CFG5_LM BIT(4) /* Length Mismatch */
  2039. +#define FIFO_CFG5_LO BIT(5) /* Length Out of Range */
  2040. +#define FIFO_CFG5_OK BIT(6) /* Packet is OK */
  2041. +#define FIFO_CFG5_MC BIT(7) /* Multicast Packet */
  2042. +#define FIFO_CFG5_BC BIT(8) /* Broadcast Packet */
  2043. +#define FIFO_CFG5_DR BIT(9) /* Dribble */
  2044. +#define FIFO_CFG5_CF BIT(10) /* Control Frame */
  2045. +#define FIFO_CFG5_PF BIT(11) /* Pause Frame */
  2046. +#define FIFO_CFG5_UO BIT(12) /* Unsupported Opcode */
  2047. +#define FIFO_CFG5_VT BIT(13) /* VLAN tag detected */
  2048. +#define FIFO_CFG5_LE BIT(14) /* Long Event */
  2049. +#define FIFO_CFG5_FT BIT(15) /* Frame Truncated */
  2050. +#define FIFO_CFG5_16 BIT(16) /* unknown */
  2051. +#define FIFO_CFG5_17 BIT(17) /* unknown */
  2052. +#define FIFO_CFG5_SF BIT(18) /* Short Frame */
  2053. +#define FIFO_CFG5_BM BIT(19) /* Byte Mode */
  2054. +
  2055. +#define AG71XX_INT_TX_PS BIT(0)
  2056. +#define AG71XX_INT_TX_UR BIT(1)
  2057. +#define AG71XX_INT_TX_BE BIT(3)
  2058. +#define AG71XX_INT_RX_PR BIT(4)
  2059. +#define AG71XX_INT_RX_OF BIT(6)
  2060. +#define AG71XX_INT_RX_BE BIT(7)
  2061. +
  2062. +#define MAC_IFCTL_SPEED BIT(16)
  2063. +
  2064. +#define MII_CFG_CLK_DIV_4 0
  2065. +#define MII_CFG_CLK_DIV_6 2
  2066. +#define MII_CFG_CLK_DIV_8 3
  2067. +#define MII_CFG_CLK_DIV_10 4
  2068. +#define MII_CFG_CLK_DIV_14 5
  2069. +#define MII_CFG_CLK_DIV_20 6
  2070. +#define MII_CFG_CLK_DIV_28 7
  2071. +#define MII_CFG_CLK_DIV_34 8
  2072. +#define MII_CFG_CLK_DIV_42 9
  2073. +#define MII_CFG_CLK_DIV_50 10
  2074. +#define MII_CFG_CLK_DIV_58 11
  2075. +#define MII_CFG_CLK_DIV_66 12
  2076. +#define MII_CFG_CLK_DIV_74 13
  2077. +#define MII_CFG_CLK_DIV_82 14
  2078. +#define MII_CFG_CLK_DIV_98 15
  2079. +#define MII_CFG_RESET BIT(31)
  2080. +
  2081. +#define MII_CMD_WRITE 0x0
  2082. +#define MII_CMD_READ 0x1
  2083. +#define MII_ADDR_SHIFT 8
  2084. +#define MII_IND_BUSY BIT(0)
  2085. +#define MII_IND_INVALID BIT(2)
  2086. +
  2087. +#define TX_CTRL_TXE BIT(0) /* Tx Enable */
  2088. +
  2089. +#define TX_STATUS_PS BIT(0) /* Packet Sent */
  2090. +#define TX_STATUS_UR BIT(1) /* Tx Underrun */
  2091. +#define TX_STATUS_BE BIT(3) /* Bus Error */
  2092. +
  2093. +#define RX_CTRL_RXE BIT(0) /* Rx Enable */
  2094. +
  2095. +#define RX_STATUS_PR BIT(0) /* Packet Received */
  2096. +#define RX_STATUS_OF BIT(2) /* Rx Overflow */
  2097. +#define RX_STATUS_BE BIT(3) /* Bus Error */
  2098. +
  2099. +static inline void ag71xx_check_reg_offset(struct ag71xx *ag, unsigned reg)
  2100. +{
  2101. + switch (reg) {
  2102. + case AG71XX_REG_MAC_CFG1 ... AG71XX_REG_MAC_MFL:
  2103. + case AG71XX_REG_MAC_IFCTL ... AG71XX_REG_TX_SM:
  2104. + case AG71XX_REG_MII_CFG:
  2105. + break;
  2106. +
  2107. + default:
  2108. + BUG();
  2109. + }
  2110. +}
  2111. +
  2112. +static inline void ag71xx_wr(struct ag71xx *ag, unsigned reg, u32 value)
  2113. +{
  2114. + ag71xx_check_reg_offset(ag, reg);
  2115. +
  2116. + __raw_writel(value, ag->mac_base + reg);
  2117. + /* flush write */
  2118. + (void) __raw_readl(ag->mac_base + reg);
  2119. +}
  2120. +
  2121. +static inline u32 ag71xx_rr(struct ag71xx *ag, unsigned reg)
  2122. +{
  2123. + ag71xx_check_reg_offset(ag, reg);
  2124. +
  2125. + return __raw_readl(ag->mac_base + reg);
  2126. +}
  2127. +
  2128. +static inline void ag71xx_sb(struct ag71xx *ag, unsigned reg, u32 mask)
  2129. +{
  2130. + void __iomem *r;
  2131. +
  2132. + ag71xx_check_reg_offset(ag, reg);
  2133. +
  2134. + r = ag->mac_base + reg;
  2135. + __raw_writel(__raw_readl(r) | mask, r);
  2136. + /* flush write */
  2137. + (void)__raw_readl(r);
  2138. +}
  2139. +
  2140. +static inline void ag71xx_cb(struct ag71xx *ag, unsigned reg, u32 mask)
  2141. +{
  2142. + void __iomem *r;
  2143. +
  2144. + ag71xx_check_reg_offset(ag, reg);
  2145. +
  2146. + r = ag->mac_base + reg;
  2147. + __raw_writel(__raw_readl(r) & ~mask, r);
  2148. + /* flush write */
  2149. + (void) __raw_readl(r);
  2150. +}
  2151. +
  2152. +static inline void ag71xx_int_enable(struct ag71xx *ag, u32 ints)
  2153. +{
  2154. + ag71xx_sb(ag, AG71XX_REG_INT_ENABLE, ints);
  2155. +}
  2156. +
  2157. +static inline void ag71xx_int_disable(struct ag71xx *ag, u32 ints)
  2158. +{
  2159. + ag71xx_cb(ag, AG71XX_REG_INT_ENABLE, ints);
  2160. +}
  2161. +
  2162. +#ifdef CONFIG_AG71XX_AR8216_SUPPORT
  2163. +void ag71xx_add_ar8216_header(struct ag71xx *ag, struct sk_buff *skb);
  2164. +int ag71xx_remove_ar8216_header(struct ag71xx *ag, struct sk_buff *skb,
  2165. + int pktlen);
  2166. +static inline int ag71xx_has_ar8216(struct ag71xx *ag)
  2167. +{
  2168. + return ag71xx_get_pdata(ag)->has_ar8216;
  2169. +}
  2170. +#else
  2171. +static inline void ag71xx_add_ar8216_header(struct ag71xx *ag,
  2172. + struct sk_buff *skb)
  2173. +{
  2174. +}
  2175. +
  2176. +static inline int ag71xx_remove_ar8216_header(struct ag71xx *ag,
  2177. + struct sk_buff *skb,
  2178. + int pktlen)
  2179. +{
  2180. + return 0;
  2181. +}
  2182. +static inline int ag71xx_has_ar8216(struct ag71xx *ag)
  2183. +{
  2184. + return 0;
  2185. +}
  2186. +#endif
  2187. +
  2188. +#ifdef CONFIG_AG71XX_DEBUG_FS
  2189. +int ag71xx_debugfs_root_init(void);
  2190. +void ag71xx_debugfs_root_exit(void);
  2191. +int ag71xx_debugfs_init(struct ag71xx *ag);
  2192. +void ag71xx_debugfs_exit(struct ag71xx *ag);
  2193. +void ag71xx_debugfs_update_int_stats(struct ag71xx *ag, u32 status);
  2194. +void ag71xx_debugfs_update_napi_stats(struct ag71xx *ag, int rx, int tx);
  2195. +#else
  2196. +static inline int ag71xx_debugfs_root_init(void) { return 0; }
  2197. +static inline void ag71xx_debugfs_root_exit(void) {}
  2198. +static inline int ag71xx_debugfs_init(struct ag71xx *ag) { return 0; }
  2199. +static inline void ag71xx_debugfs_exit(struct ag71xx *ag) {}
  2200. +static inline void ag71xx_debugfs_update_int_stats(struct ag71xx *ag,
  2201. + u32 status) {}
  2202. +static inline void ag71xx_debugfs_update_napi_stats(struct ag71xx *ag,
  2203. + int rx, int tx) {}
  2204. +#endif /* CONFIG_AG71XX_DEBUG_FS */
  2205. +
  2206. +void ag71xx_ar7240_start(struct ag71xx *ag);
  2207. +void ag71xx_ar7240_stop(struct ag71xx *ag);
  2208. +int ag71xx_ar7240_init(struct ag71xx *ag);
  2209. +void ag71xx_ar7240_cleanup(struct ag71xx *ag);
  2210. +
  2211. +int ag71xx_mdio_mii_read(struct ag71xx_mdio *am, int addr, int reg);
  2212. +void ag71xx_mdio_mii_write(struct ag71xx_mdio *am, int addr, int reg, u16 val);
  2213. +
  2214. +u16 ar7240sw_phy_read(struct mii_bus *mii, unsigned phy_addr,
  2215. + unsigned reg_addr);
  2216. +int ar7240sw_phy_write(struct mii_bus *mii, unsigned phy_addr,
  2217. + unsigned reg_addr, u16 reg_val);
  2218. +
  2219. +#endif /* _AG71XX_H */
  2220. diff -Nur linux-4.1.6.orig/drivers/net/ethernet/atheros/ag71xx/ag71xx_main.c linux-4.1.6/drivers/net/ethernet/atheros/ag71xx/ag71xx_main.c
  2221. --- linux-4.1.6.orig/drivers/net/ethernet/atheros/ag71xx/ag71xx_main.c 1970-01-01 01:00:00.000000000 +0100
  2222. +++ linux-4.1.6/drivers/net/ethernet/atheros/ag71xx/ag71xx_main.c 2015-09-13 19:46:40.088280428 +0200
  2223. @@ -0,0 +1,1324 @@
  2224. +/*
  2225. + * Atheros AR71xx built-in ethernet mac driver
  2226. + *
  2227. + * Copyright (C) 2008-2010 Gabor Juhos <juhosg@openwrt.org>
  2228. + * Copyright (C) 2008 Imre Kaloz <kaloz@openwrt.org>
  2229. + *
  2230. + * Based on Atheros' AG7100 driver
  2231. + *
  2232. + * This program is free software; you can redistribute it and/or modify it
  2233. + * under the terms of the GNU General Public License version 2 as published
  2234. + * by the Free Software Foundation.
  2235. + */
  2236. +
  2237. +#include "ag71xx.h"
  2238. +
  2239. +#define AG71XX_DEFAULT_MSG_ENABLE \
  2240. + (NETIF_MSG_DRV \
  2241. + | NETIF_MSG_PROBE \
  2242. + | NETIF_MSG_LINK \
  2243. + | NETIF_MSG_TIMER \
  2244. + | NETIF_MSG_IFDOWN \
  2245. + | NETIF_MSG_IFUP \
  2246. + | NETIF_MSG_RX_ERR \
  2247. + | NETIF_MSG_TX_ERR)
  2248. +
  2249. +static int ag71xx_msg_level = -1;
  2250. +
  2251. +module_param_named(msg_level, ag71xx_msg_level, int, 0);
  2252. +MODULE_PARM_DESC(msg_level, "Message level (-1=defaults,0=none,...,16=all)");
  2253. +
  2254. +#define ETH_SWITCH_HEADER_LEN 2
  2255. +
  2256. +static inline unsigned int ag71xx_max_frame_len(unsigned int mtu)
  2257. +{
  2258. + return ETH_SWITCH_HEADER_LEN + ETH_HLEN + VLAN_HLEN + mtu + ETH_FCS_LEN;
  2259. +}
  2260. +
  2261. +static void ag71xx_dump_dma_regs(struct ag71xx *ag)
  2262. +{
  2263. + DBG("%s: dma_tx_ctrl=%08x, dma_tx_desc=%08x, dma_tx_status=%08x\n",
  2264. + ag->dev->name,
  2265. + ag71xx_rr(ag, AG71XX_REG_TX_CTRL),
  2266. + ag71xx_rr(ag, AG71XX_REG_TX_DESC),
  2267. + ag71xx_rr(ag, AG71XX_REG_TX_STATUS));
  2268. +
  2269. + DBG("%s: dma_rx_ctrl=%08x, dma_rx_desc=%08x, dma_rx_status=%08x\n",
  2270. + ag->dev->name,
  2271. + ag71xx_rr(ag, AG71XX_REG_RX_CTRL),
  2272. + ag71xx_rr(ag, AG71XX_REG_RX_DESC),
  2273. + ag71xx_rr(ag, AG71XX_REG_RX_STATUS));
  2274. +}
  2275. +
  2276. +static void ag71xx_dump_regs(struct ag71xx *ag)
  2277. +{
  2278. + DBG("%s: mac_cfg1=%08x, mac_cfg2=%08x, ipg=%08x, hdx=%08x, mfl=%08x\n",
  2279. + ag->dev->name,
  2280. + ag71xx_rr(ag, AG71XX_REG_MAC_CFG1),
  2281. + ag71xx_rr(ag, AG71XX_REG_MAC_CFG2),
  2282. + ag71xx_rr(ag, AG71XX_REG_MAC_IPG),
  2283. + ag71xx_rr(ag, AG71XX_REG_MAC_HDX),
  2284. + ag71xx_rr(ag, AG71XX_REG_MAC_MFL));
  2285. + DBG("%s: mac_ifctl=%08x, mac_addr1=%08x, mac_addr2=%08x\n",
  2286. + ag->dev->name,
  2287. + ag71xx_rr(ag, AG71XX_REG_MAC_IFCTL),
  2288. + ag71xx_rr(ag, AG71XX_REG_MAC_ADDR1),
  2289. + ag71xx_rr(ag, AG71XX_REG_MAC_ADDR2));
  2290. + DBG("%s: fifo_cfg0=%08x, fifo_cfg1=%08x, fifo_cfg2=%08x\n",
  2291. + ag->dev->name,
  2292. + ag71xx_rr(ag, AG71XX_REG_FIFO_CFG0),
  2293. + ag71xx_rr(ag, AG71XX_REG_FIFO_CFG1),
  2294. + ag71xx_rr(ag, AG71XX_REG_FIFO_CFG2));
  2295. + DBG("%s: fifo_cfg3=%08x, fifo_cfg4=%08x, fifo_cfg5=%08x\n",
  2296. + ag->dev->name,
  2297. + ag71xx_rr(ag, AG71XX_REG_FIFO_CFG3),
  2298. + ag71xx_rr(ag, AG71XX_REG_FIFO_CFG4),
  2299. + ag71xx_rr(ag, AG71XX_REG_FIFO_CFG5));
  2300. +}
  2301. +
  2302. +static inline void ag71xx_dump_intr(struct ag71xx *ag, char *label, u32 intr)
  2303. +{
  2304. + DBG("%s: %s intr=%08x %s%s%s%s%s%s\n",
  2305. + ag->dev->name, label, intr,
  2306. + (intr & AG71XX_INT_TX_PS) ? "TXPS " : "",
  2307. + (intr & AG71XX_INT_TX_UR) ? "TXUR " : "",
  2308. + (intr & AG71XX_INT_TX_BE) ? "TXBE " : "",
  2309. + (intr & AG71XX_INT_RX_PR) ? "RXPR " : "",
  2310. + (intr & AG71XX_INT_RX_OF) ? "RXOF " : "",
  2311. + (intr & AG71XX_INT_RX_BE) ? "RXBE " : "");
  2312. +}
  2313. +
  2314. +static void ag71xx_ring_free(struct ag71xx_ring *ring)
  2315. +{
  2316. + kfree(ring->buf);
  2317. +
  2318. + if (ring->descs_cpu)
  2319. + dma_free_coherent(NULL, ring->size * ring->desc_size,
  2320. + ring->descs_cpu, ring->descs_dma);
  2321. +}
  2322. +
  2323. +static int ag71xx_ring_alloc(struct ag71xx_ring *ring)
  2324. +{
  2325. + int err;
  2326. + int i;
  2327. +
  2328. + ring->desc_size = sizeof(struct ag71xx_desc);
  2329. + if (ring->desc_size % cache_line_size()) {
  2330. + DBG("ag71xx: ring %p, desc size %u rounded to %u\n",
  2331. + ring, ring->desc_size,
  2332. + roundup(ring->desc_size, cache_line_size()));
  2333. + ring->desc_size = roundup(ring->desc_size, cache_line_size());
  2334. + }
  2335. +
  2336. + ring->descs_cpu = dma_alloc_coherent(NULL, ring->size * ring->desc_size,
  2337. + &ring->descs_dma, GFP_ATOMIC);
  2338. + if (!ring->descs_cpu) {
  2339. + err = -ENOMEM;
  2340. + goto err;
  2341. + }
  2342. +
  2343. +
  2344. + ring->buf = kzalloc(ring->size * sizeof(*ring->buf), GFP_KERNEL);
  2345. + if (!ring->buf) {
  2346. + err = -ENOMEM;
  2347. + goto err;
  2348. + }
  2349. +
  2350. + for (i = 0; i < ring->size; i++) {
  2351. + int idx = i * ring->desc_size;
  2352. + ring->buf[i].desc = (struct ag71xx_desc *)&ring->descs_cpu[idx];
  2353. + DBG("ag71xx: ring %p, desc %d at %p\n",
  2354. + ring, i, ring->buf[i].desc);
  2355. + }
  2356. +
  2357. + return 0;
  2358. +
  2359. +err:
  2360. + return err;
  2361. +}
  2362. +
  2363. +static void ag71xx_ring_tx_clean(struct ag71xx *ag)
  2364. +{
  2365. + struct ag71xx_ring *ring = &ag->tx_ring;
  2366. + struct net_device *dev = ag->dev;
  2367. + u32 bytes_compl = 0, pkts_compl = 0;
  2368. +
  2369. + while (ring->curr != ring->dirty) {
  2370. + u32 i = ring->dirty % ring->size;
  2371. +
  2372. + if (!ag71xx_desc_empty(ring->buf[i].desc)) {
  2373. + ring->buf[i].desc->ctrl = 0;
  2374. + dev->stats.tx_errors++;
  2375. + }
  2376. +
  2377. + if (ring->buf[i].skb) {
  2378. + bytes_compl += ring->buf[i].len;
  2379. + pkts_compl++;
  2380. + dev_kfree_skb_any(ring->buf[i].skb);
  2381. + }
  2382. + ring->buf[i].skb = NULL;
  2383. + ring->dirty++;
  2384. + }
  2385. +
  2386. + /* flush descriptors */
  2387. + wmb();
  2388. +
  2389. + netdev_completed_queue(dev, pkts_compl, bytes_compl);
  2390. +}
  2391. +
  2392. +static void ag71xx_ring_tx_init(struct ag71xx *ag)
  2393. +{
  2394. + struct ag71xx_ring *ring = &ag->tx_ring;
  2395. + int i;
  2396. +
  2397. + for (i = 0; i < ring->size; i++) {
  2398. + ring->buf[i].desc->next = (u32) (ring->descs_dma +
  2399. + ring->desc_size * ((i + 1) % ring->size));
  2400. +
  2401. + ring->buf[i].desc->ctrl = DESC_EMPTY;
  2402. + ring->buf[i].skb = NULL;
  2403. + }
  2404. +
  2405. + /* flush descriptors */
  2406. + wmb();
  2407. +
  2408. + ring->curr = 0;
  2409. + ring->dirty = 0;
  2410. + netdev_reset_queue(ag->dev);
  2411. +}
  2412. +
  2413. +static void ag71xx_ring_rx_clean(struct ag71xx *ag)
  2414. +{
  2415. + struct ag71xx_ring *ring = &ag->rx_ring;
  2416. + int i;
  2417. +
  2418. + if (!ring->buf)
  2419. + return;
  2420. +
  2421. + for (i = 0; i < ring->size; i++)
  2422. + if (ring->buf[i].rx_buf) {
  2423. + dma_unmap_single(&ag->dev->dev, ring->buf[i].dma_addr,
  2424. + ag->rx_buf_size, DMA_FROM_DEVICE);
  2425. + kfree(ring->buf[i].rx_buf);
  2426. + }
  2427. +}
  2428. +
  2429. +static int ag71xx_buffer_offset(struct ag71xx *ag)
  2430. +{
  2431. + int offset = NET_SKB_PAD;
  2432. +
  2433. + /*
  2434. + * On AR71xx/AR91xx packets must be 4-byte aligned.
  2435. + *
  2436. + * When using builtin AR8216 support, hardware adds a 2-byte header,
  2437. + * so we don't need any extra alignment in that case.
  2438. + */
  2439. + if (!ag71xx_get_pdata(ag)->is_ar724x || ag71xx_has_ar8216(ag))
  2440. + return offset;
  2441. +
  2442. + return offset + NET_IP_ALIGN;
  2443. +}
  2444. +
  2445. +static bool ag71xx_fill_rx_buf(struct ag71xx *ag, struct ag71xx_buf *buf,
  2446. + int offset)
  2447. +{
  2448. + void *data;
  2449. +
  2450. + data = kmalloc(ag->rx_buf_size +
  2451. + SKB_DATA_ALIGN(sizeof(struct skb_shared_info)),
  2452. + GFP_ATOMIC);
  2453. + if (!data)
  2454. + return false;
  2455. +
  2456. + buf->rx_buf = data;
  2457. + buf->dma_addr = dma_map_single(&ag->dev->dev, data, ag->rx_buf_size,
  2458. + DMA_FROM_DEVICE);
  2459. + buf->desc->data = (u32) buf->dma_addr + offset;
  2460. + return true;
  2461. +}
  2462. +
  2463. +static int ag71xx_ring_rx_init(struct ag71xx *ag)
  2464. +{
  2465. + struct ag71xx_ring *ring = &ag->rx_ring;
  2466. + unsigned int i;
  2467. + int ret;
  2468. + int offset = ag71xx_buffer_offset(ag);
  2469. +
  2470. + ret = 0;
  2471. + for (i = 0; i < ring->size; i++) {
  2472. + ring->buf[i].desc->next = (u32) (ring->descs_dma +
  2473. + ring->desc_size * ((i + 1) % ring->size));
  2474. +
  2475. + DBG("ag71xx: RX desc at %p, next is %08x\n",
  2476. + ring->buf[i].desc,
  2477. + ring->buf[i].desc->next);
  2478. + }
  2479. +
  2480. + for (i = 0; i < ring->size; i++) {
  2481. + if (!ag71xx_fill_rx_buf(ag, &ring->buf[i], offset)) {
  2482. + ret = -ENOMEM;
  2483. + break;
  2484. + }
  2485. +
  2486. + ring->buf[i].desc->ctrl = DESC_EMPTY;
  2487. + }
  2488. +
  2489. + /* flush descriptors */
  2490. + wmb();
  2491. +
  2492. + ring->curr = 0;
  2493. + ring->dirty = 0;
  2494. +
  2495. + return ret;
  2496. +}
  2497. +
  2498. +static int ag71xx_ring_rx_refill(struct ag71xx *ag)
  2499. +{
  2500. + struct ag71xx_ring *ring = &ag->rx_ring;
  2501. + unsigned int count;
  2502. + int offset = ag71xx_buffer_offset(ag);
  2503. +
  2504. + count = 0;
  2505. + for (; ring->curr - ring->dirty > 0; ring->dirty++) {
  2506. + unsigned int i;
  2507. +
  2508. + i = ring->dirty % ring->size;
  2509. +
  2510. + if (!ring->buf[i].rx_buf &&
  2511. + !ag71xx_fill_rx_buf(ag, &ring->buf[i], offset))
  2512. + break;
  2513. +
  2514. + ring->buf[i].desc->ctrl = DESC_EMPTY;
  2515. + count++;
  2516. + }
  2517. +
  2518. + /* flush descriptors */
  2519. + wmb();
  2520. +
  2521. + DBG("%s: %u rx descriptors refilled\n", ag->dev->name, count);
  2522. +
  2523. + return count;
  2524. +}
  2525. +
  2526. +static int ag71xx_rings_init(struct ag71xx *ag)
  2527. +{
  2528. + int ret;
  2529. +
  2530. + ret = ag71xx_ring_alloc(&ag->tx_ring);
  2531. + if (ret)
  2532. + return ret;
  2533. +
  2534. + ag71xx_ring_tx_init(ag);
  2535. +
  2536. + ret = ag71xx_ring_alloc(&ag->rx_ring);
  2537. + if (ret)
  2538. + return ret;
  2539. +
  2540. + ret = ag71xx_ring_rx_init(ag);
  2541. + return ret;
  2542. +}
  2543. +
  2544. +static void ag71xx_rings_cleanup(struct ag71xx *ag)
  2545. +{
  2546. + ag71xx_ring_rx_clean(ag);
  2547. + ag71xx_ring_free(&ag->rx_ring);
  2548. +
  2549. + ag71xx_ring_tx_clean(ag);
  2550. + netdev_reset_queue(ag->dev);
  2551. + ag71xx_ring_free(&ag->tx_ring);
  2552. +}
  2553. +
  2554. +static unsigned char *ag71xx_speed_str(struct ag71xx *ag)
  2555. +{
  2556. + switch (ag->speed) {
  2557. + case SPEED_1000:
  2558. + return "1000";
  2559. + case SPEED_100:
  2560. + return "100";
  2561. + case SPEED_10:
  2562. + return "10";
  2563. + }
  2564. +
  2565. + return "?";
  2566. +}
  2567. +
  2568. +static void ag71xx_hw_set_macaddr(struct ag71xx *ag, unsigned char *mac)
  2569. +{
  2570. + u32 t;
  2571. +
  2572. + t = (((u32) mac[5]) << 24) | (((u32) mac[4]) << 16)
  2573. + | (((u32) mac[3]) << 8) | ((u32) mac[2]);
  2574. +
  2575. + ag71xx_wr(ag, AG71XX_REG_MAC_ADDR1, t);
  2576. +
  2577. + t = (((u32) mac[1]) << 24) | (((u32) mac[0]) << 16);
  2578. + ag71xx_wr(ag, AG71XX_REG_MAC_ADDR2, t);
  2579. +}
  2580. +
  2581. +static void ag71xx_dma_reset(struct ag71xx *ag)
  2582. +{
  2583. + u32 val;
  2584. + int i;
  2585. +
  2586. + ag71xx_dump_dma_regs(ag);
  2587. +
  2588. + /* stop RX and TX */
  2589. + ag71xx_wr(ag, AG71XX_REG_RX_CTRL, 0);
  2590. + ag71xx_wr(ag, AG71XX_REG_TX_CTRL, 0);
  2591. +
  2592. + /*
  2593. + * give the hardware some time to really stop all rx/tx activity
  2594. + * clearing the descriptors too early causes random memory corruption
  2595. + */
  2596. + mdelay(1);
  2597. +
  2598. + /* clear descriptor addresses */
  2599. + ag71xx_wr(ag, AG71XX_REG_TX_DESC, ag->stop_desc_dma);
  2600. + ag71xx_wr(ag, AG71XX_REG_RX_DESC, ag->stop_desc_dma);
  2601. +
  2602. + /* clear pending RX/TX interrupts */
  2603. + for (i = 0; i < 256; i++) {
  2604. + ag71xx_wr(ag, AG71XX_REG_RX_STATUS, RX_STATUS_PR);
  2605. + ag71xx_wr(ag, AG71XX_REG_TX_STATUS, TX_STATUS_PS);
  2606. + }
  2607. +
  2608. + /* clear pending errors */
  2609. + ag71xx_wr(ag, AG71XX_REG_RX_STATUS, RX_STATUS_BE | RX_STATUS_OF);
  2610. + ag71xx_wr(ag, AG71XX_REG_TX_STATUS, TX_STATUS_BE | TX_STATUS_UR);
  2611. +
  2612. + val = ag71xx_rr(ag, AG71XX_REG_RX_STATUS);
  2613. + if (val)
  2614. + pr_alert("%s: unable to clear DMA Rx status: %08x\n",
  2615. + ag->dev->name, val);
  2616. +
  2617. + val = ag71xx_rr(ag, AG71XX_REG_TX_STATUS);
  2618. +
  2619. + /* mask out reserved bits */
  2620. + val &= ~0xff000000;
  2621. +
  2622. + if (val)
  2623. + pr_alert("%s: unable to clear DMA Tx status: %08x\n",
  2624. + ag->dev->name, val);
  2625. +
  2626. + ag71xx_dump_dma_regs(ag);
  2627. +}
  2628. +
  2629. +#define MAC_CFG1_INIT (MAC_CFG1_RXE | MAC_CFG1_TXE | \
  2630. + MAC_CFG1_SRX | MAC_CFG1_STX)
  2631. +
  2632. +#define FIFO_CFG0_INIT (FIFO_CFG0_ALL << FIFO_CFG0_ENABLE_SHIFT)
  2633. +
  2634. +#define FIFO_CFG4_INIT (FIFO_CFG4_DE | FIFO_CFG4_DV | FIFO_CFG4_FC | \
  2635. + FIFO_CFG4_CE | FIFO_CFG4_CR | FIFO_CFG4_LM | \
  2636. + FIFO_CFG4_LO | FIFO_CFG4_OK | FIFO_CFG4_MC | \
  2637. + FIFO_CFG4_BC | FIFO_CFG4_DR | FIFO_CFG4_LE | \
  2638. + FIFO_CFG4_CF | FIFO_CFG4_PF | FIFO_CFG4_UO | \
  2639. + FIFO_CFG4_VT)
  2640. +
  2641. +#define FIFO_CFG5_INIT (FIFO_CFG5_DE | FIFO_CFG5_DV | FIFO_CFG5_FC | \
  2642. + FIFO_CFG5_CE | FIFO_CFG5_LO | FIFO_CFG5_OK | \
  2643. + FIFO_CFG5_MC | FIFO_CFG5_BC | FIFO_CFG5_DR | \
  2644. + FIFO_CFG5_CF | FIFO_CFG5_PF | FIFO_CFG5_VT | \
  2645. + FIFO_CFG5_LE | FIFO_CFG5_FT | FIFO_CFG5_16 | \
  2646. + FIFO_CFG5_17 | FIFO_CFG5_SF)
  2647. +
  2648. +static void ag71xx_hw_stop(struct ag71xx *ag)
  2649. +{
  2650. + /* disable all interrupts and stop the rx/tx engine */
  2651. + ag71xx_wr(ag, AG71XX_REG_INT_ENABLE, 0);
  2652. + ag71xx_wr(ag, AG71XX_REG_RX_CTRL, 0);
  2653. + ag71xx_wr(ag, AG71XX_REG_TX_CTRL, 0);
  2654. +}
  2655. +
  2656. +static void ag71xx_hw_setup(struct ag71xx *ag)
  2657. +{
  2658. + struct ag71xx_platform_data *pdata = ag71xx_get_pdata(ag);
  2659. +
  2660. + /* setup MAC configuration registers */
  2661. + ag71xx_wr(ag, AG71XX_REG_MAC_CFG1, MAC_CFG1_INIT);
  2662. +
  2663. + ag71xx_sb(ag, AG71XX_REG_MAC_CFG2,
  2664. + MAC_CFG2_PAD_CRC_EN | MAC_CFG2_LEN_CHECK);
  2665. +
  2666. + /* setup max frame length to zero */
  2667. + ag71xx_wr(ag, AG71XX_REG_MAC_MFL, 0);
  2668. +
  2669. + /* setup FIFO configuration registers */
  2670. + ag71xx_wr(ag, AG71XX_REG_FIFO_CFG0, FIFO_CFG0_INIT);
  2671. + if (pdata->is_ar724x) {
  2672. + ag71xx_wr(ag, AG71XX_REG_FIFO_CFG1, pdata->fifo_cfg1);
  2673. + ag71xx_wr(ag, AG71XX_REG_FIFO_CFG2, pdata->fifo_cfg2);
  2674. + } else {
  2675. + ag71xx_wr(ag, AG71XX_REG_FIFO_CFG1, 0x0fff0000);
  2676. + ag71xx_wr(ag, AG71XX_REG_FIFO_CFG2, 0x00001fff);
  2677. + }
  2678. + ag71xx_wr(ag, AG71XX_REG_FIFO_CFG4, FIFO_CFG4_INIT);
  2679. + ag71xx_wr(ag, AG71XX_REG_FIFO_CFG5, FIFO_CFG5_INIT);
  2680. +}
  2681. +
  2682. +static void ag71xx_hw_init(struct ag71xx *ag)
  2683. +{
  2684. + struct ag71xx_platform_data *pdata = ag71xx_get_pdata(ag);
  2685. + u32 reset_mask = pdata->reset_bit;
  2686. +
  2687. + ag71xx_hw_stop(ag);
  2688. +
  2689. + if (pdata->is_ar724x) {
  2690. + u32 reset_phy = reset_mask;
  2691. +
  2692. + reset_phy &= AR71XX_RESET_GE0_PHY | AR71XX_RESET_GE1_PHY;
  2693. + reset_mask &= ~(AR71XX_RESET_GE0_PHY | AR71XX_RESET_GE1_PHY);
  2694. +
  2695. + ath79_device_reset_set(reset_phy);
  2696. + mdelay(50);
  2697. + ath79_device_reset_clear(reset_phy);
  2698. + mdelay(200);
  2699. + }
  2700. +
  2701. + ag71xx_sb(ag, AG71XX_REG_MAC_CFG1, MAC_CFG1_SR);
  2702. + udelay(20);
  2703. +
  2704. + ath79_device_reset_set(reset_mask);
  2705. + mdelay(100);
  2706. + ath79_device_reset_clear(reset_mask);
  2707. + mdelay(200);
  2708. +
  2709. + ag71xx_hw_setup(ag);
  2710. +
  2711. + ag71xx_dma_reset(ag);
  2712. +}
  2713. +
  2714. +static void ag71xx_fast_reset(struct ag71xx *ag)
  2715. +{
  2716. + struct ag71xx_platform_data *pdata = ag71xx_get_pdata(ag);
  2717. + struct net_device *dev = ag->dev;
  2718. + u32 reset_mask = pdata->reset_bit;
  2719. + u32 rx_ds, tx_ds;
  2720. + u32 mii_reg;
  2721. +
  2722. + reset_mask &= AR71XX_RESET_GE0_MAC | AR71XX_RESET_GE1_MAC;
  2723. +
  2724. + mii_reg = ag71xx_rr(ag, AG71XX_REG_MII_CFG);
  2725. + rx_ds = ag71xx_rr(ag, AG71XX_REG_RX_DESC);
  2726. + tx_ds = ag71xx_rr(ag, AG71XX_REG_TX_DESC);
  2727. +
  2728. + ath79_device_reset_set(reset_mask);
  2729. + udelay(10);
  2730. + ath79_device_reset_clear(reset_mask);
  2731. + udelay(10);
  2732. +
  2733. + ag71xx_dma_reset(ag);
  2734. + ag71xx_hw_setup(ag);
  2735. +
  2736. + /* setup max frame length */
  2737. + ag71xx_wr(ag, AG71XX_REG_MAC_MFL,
  2738. + ag71xx_max_frame_len(ag->dev->mtu));
  2739. +
  2740. + ag71xx_wr(ag, AG71XX_REG_RX_DESC, rx_ds);
  2741. + ag71xx_wr(ag, AG71XX_REG_TX_DESC, tx_ds);
  2742. + ag71xx_wr(ag, AG71XX_REG_MII_CFG, mii_reg);
  2743. +
  2744. + ag71xx_hw_set_macaddr(ag, dev->dev_addr);
  2745. +}
  2746. +
  2747. +static void ag71xx_hw_start(struct ag71xx *ag)
  2748. +{
  2749. + /* start RX engine */
  2750. + ag71xx_wr(ag, AG71XX_REG_RX_CTRL, RX_CTRL_RXE);
  2751. +
  2752. + /* enable interrupts */
  2753. + ag71xx_wr(ag, AG71XX_REG_INT_ENABLE, AG71XX_INT_INIT);
  2754. +}
  2755. +
  2756. +void ag71xx_link_adjust(struct ag71xx *ag)
  2757. +{
  2758. + struct ag71xx_platform_data *pdata = ag71xx_get_pdata(ag);
  2759. + u32 cfg2;
  2760. + u32 ifctl;
  2761. + u32 fifo5;
  2762. +
  2763. + if (!ag->link) {
  2764. + ag71xx_hw_stop(ag);
  2765. + netif_carrier_off(ag->dev);
  2766. + if (netif_msg_link(ag))
  2767. + pr_info("%s: link down\n", ag->dev->name);
  2768. + return;
  2769. + }
  2770. +
  2771. + if (pdata->is_ar724x)
  2772. + ag71xx_fast_reset(ag);
  2773. +
  2774. + cfg2 = ag71xx_rr(ag, AG71XX_REG_MAC_CFG2);
  2775. + cfg2 &= ~(MAC_CFG2_IF_1000 | MAC_CFG2_IF_10_100 | MAC_CFG2_FDX);
  2776. + cfg2 |= (ag->duplex) ? MAC_CFG2_FDX : 0;
  2777. +
  2778. + ifctl = ag71xx_rr(ag, AG71XX_REG_MAC_IFCTL);
  2779. + ifctl &= ~(MAC_IFCTL_SPEED);
  2780. +
  2781. + fifo5 = ag71xx_rr(ag, AG71XX_REG_FIFO_CFG5);
  2782. + fifo5 &= ~FIFO_CFG5_BM;
  2783. +
  2784. + switch (ag->speed) {
  2785. + case SPEED_1000:
  2786. + cfg2 |= MAC_CFG2_IF_1000;
  2787. + fifo5 |= FIFO_CFG5_BM;
  2788. + break;
  2789. + case SPEED_100:
  2790. + cfg2 |= MAC_CFG2_IF_10_100;
  2791. + ifctl |= MAC_IFCTL_SPEED;
  2792. + break;
  2793. + case SPEED_10:
  2794. + cfg2 |= MAC_CFG2_IF_10_100;
  2795. + break;
  2796. + default:
  2797. + BUG();
  2798. + return;
  2799. + }
  2800. +
  2801. + if (pdata->is_ar91xx)
  2802. + ag71xx_wr(ag, AG71XX_REG_FIFO_CFG3, 0x00780fff);
  2803. + else if (pdata->is_ar724x)
  2804. + ag71xx_wr(ag, AG71XX_REG_FIFO_CFG3, pdata->fifo_cfg3);
  2805. + else
  2806. + ag71xx_wr(ag, AG71XX_REG_FIFO_CFG3, 0x008001ff);
  2807. +
  2808. + if (pdata->set_speed)
  2809. + pdata->set_speed(ag->speed);
  2810. +
  2811. + ag71xx_wr(ag, AG71XX_REG_MAC_CFG2, cfg2);
  2812. + ag71xx_wr(ag, AG71XX_REG_FIFO_CFG5, fifo5);
  2813. + ag71xx_wr(ag, AG71XX_REG_MAC_IFCTL, ifctl);
  2814. + ag71xx_hw_start(ag);
  2815. +
  2816. + netif_carrier_on(ag->dev);
  2817. + if (netif_msg_link(ag))
  2818. + pr_info("%s: link up (%sMbps/%s duplex)\n",
  2819. + ag->dev->name,
  2820. + ag71xx_speed_str(ag),
  2821. + (DUPLEX_FULL == ag->duplex) ? "Full" : "Half");
  2822. +
  2823. + DBG("%s: fifo_cfg0=%#x, fifo_cfg1=%#x, fifo_cfg2=%#x\n",
  2824. + ag->dev->name,
  2825. + ag71xx_rr(ag, AG71XX_REG_FIFO_CFG0),
  2826. + ag71xx_rr(ag, AG71XX_REG_FIFO_CFG1),
  2827. + ag71xx_rr(ag, AG71XX_REG_FIFO_CFG2));
  2828. +
  2829. + DBG("%s: fifo_cfg3=%#x, fifo_cfg4=%#x, fifo_cfg5=%#x\n",
  2830. + ag->dev->name,
  2831. + ag71xx_rr(ag, AG71XX_REG_FIFO_CFG3),
  2832. + ag71xx_rr(ag, AG71XX_REG_FIFO_CFG4),
  2833. + ag71xx_rr(ag, AG71XX_REG_FIFO_CFG5));
  2834. +
  2835. + DBG("%s: mac_cfg2=%#x, mac_ifctl=%#x\n",
  2836. + ag->dev->name,
  2837. + ag71xx_rr(ag, AG71XX_REG_MAC_CFG2),
  2838. + ag71xx_rr(ag, AG71XX_REG_MAC_IFCTL));
  2839. +}
  2840. +
  2841. +static int ag71xx_open(struct net_device *dev)
  2842. +{
  2843. + struct ag71xx *ag = netdev_priv(dev);
  2844. + unsigned int max_frame_len;
  2845. + int ret;
  2846. +
  2847. + max_frame_len = ag71xx_max_frame_len(dev->mtu);
  2848. + ag->rx_buf_size = max_frame_len + NET_SKB_PAD + NET_IP_ALIGN;
  2849. +
  2850. + /* setup max frame length */
  2851. + ag71xx_wr(ag, AG71XX_REG_MAC_MFL, max_frame_len);
  2852. +
  2853. + ret = ag71xx_rings_init(ag);
  2854. + if (ret)
  2855. + goto err;
  2856. +
  2857. + napi_enable(&ag->napi);
  2858. +
  2859. + netif_carrier_off(dev);
  2860. + ag71xx_phy_start(ag);
  2861. +
  2862. + ag71xx_wr(ag, AG71XX_REG_TX_DESC, ag->tx_ring.descs_dma);
  2863. + ag71xx_wr(ag, AG71XX_REG_RX_DESC, ag->rx_ring.descs_dma);
  2864. +
  2865. + ag71xx_hw_set_macaddr(ag, dev->dev_addr);
  2866. +
  2867. + netif_start_queue(dev);
  2868. +
  2869. + return 0;
  2870. +
  2871. +err:
  2872. + ag71xx_rings_cleanup(ag);
  2873. + return ret;
  2874. +}
  2875. +
  2876. +static int ag71xx_stop(struct net_device *dev)
  2877. +{
  2878. + struct ag71xx *ag = netdev_priv(dev);
  2879. + unsigned long flags;
  2880. +
  2881. + netif_carrier_off(dev);
  2882. + ag71xx_phy_stop(ag);
  2883. +
  2884. + spin_lock_irqsave(&ag->lock, flags);
  2885. +
  2886. + netif_stop_queue(dev);
  2887. +
  2888. + ag71xx_hw_stop(ag);
  2889. + ag71xx_dma_reset(ag);
  2890. +
  2891. + napi_disable(&ag->napi);
  2892. + del_timer_sync(&ag->oom_timer);
  2893. +
  2894. + spin_unlock_irqrestore(&ag->lock, flags);
  2895. +
  2896. + ag71xx_rings_cleanup(ag);
  2897. +
  2898. + return 0;
  2899. +}
  2900. +
  2901. +static netdev_tx_t ag71xx_hard_start_xmit(struct sk_buff *skb,
  2902. + struct net_device *dev)
  2903. +{
  2904. + struct ag71xx *ag = netdev_priv(dev);
  2905. + struct ag71xx_ring *ring = &ag->tx_ring;
  2906. + struct ag71xx_desc *desc;
  2907. + dma_addr_t dma_addr;
  2908. + int i;
  2909. +
  2910. + i = ring->curr % ring->size;
  2911. + desc = ring->buf[i].desc;
  2912. +
  2913. + if (!ag71xx_desc_empty(desc))
  2914. + goto err_drop;
  2915. +
  2916. + if (ag71xx_has_ar8216(ag))
  2917. + ag71xx_add_ar8216_header(ag, skb);
  2918. +
  2919. + if (skb->len <= 0) {
  2920. + DBG("%s: packet len is too small\n", ag->dev->name);
  2921. + goto err_drop;
  2922. + }
  2923. +
  2924. + dma_addr = dma_map_single(&dev->dev, skb->data, skb->len,
  2925. + DMA_TO_DEVICE);
  2926. +
  2927. + netdev_sent_queue(dev, skb->len);
  2928. + ring->buf[i].len = skb->len;
  2929. + ring->buf[i].skb = skb;
  2930. + ring->buf[i].timestamp = jiffies;
  2931. +
  2932. + /* setup descriptor fields */
  2933. + desc->data = (u32) dma_addr;
  2934. + desc->ctrl = skb->len & ag->desc_pktlen_mask;
  2935. +
  2936. + /* flush descriptor */
  2937. + wmb();
  2938. +
  2939. + ring->curr++;
  2940. + if (ring->curr == (ring->dirty + ring->size)) {
  2941. + DBG("%s: tx queue full\n", ag->dev->name);
  2942. + netif_stop_queue(dev);
  2943. + }
  2944. +
  2945. + DBG("%s: packet injected into TX queue\n", ag->dev->name);
  2946. +
  2947. + /* enable TX engine */
  2948. + ag71xx_wr(ag, AG71XX_REG_TX_CTRL, TX_CTRL_TXE);
  2949. +
  2950. + return NETDEV_TX_OK;
  2951. +
  2952. +err_drop:
  2953. + dev->stats.tx_dropped++;
  2954. +
  2955. + dev_kfree_skb(skb);
  2956. + return NETDEV_TX_OK;
  2957. +}
  2958. +
  2959. +static int ag71xx_do_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  2960. +{
  2961. + struct ag71xx *ag = netdev_priv(dev);
  2962. + int ret;
  2963. +
  2964. + switch (cmd) {
  2965. + case SIOCETHTOOL:
  2966. + if (ag->phy_dev == NULL)
  2967. + break;
  2968. +
  2969. + spin_lock_irq(&ag->lock);
  2970. + ret = phy_ethtool_ioctl(ag->phy_dev, (void *) ifr->ifr_data);
  2971. + spin_unlock_irq(&ag->lock);
  2972. + return ret;
  2973. +
  2974. + case SIOCSIFHWADDR:
  2975. + if (copy_from_user
  2976. + (dev->dev_addr, ifr->ifr_data, sizeof(dev->dev_addr)))
  2977. + return -EFAULT;
  2978. + return 0;
  2979. +
  2980. + case SIOCGIFHWADDR:
  2981. + if (copy_to_user
  2982. + (ifr->ifr_data, dev->dev_addr, sizeof(dev->dev_addr)))
  2983. + return -EFAULT;
  2984. + return 0;
  2985. +
  2986. + case SIOCGMIIPHY:
  2987. + case SIOCGMIIREG:
  2988. + case SIOCSMIIREG:
  2989. + if (ag->phy_dev == NULL)
  2990. + break;
  2991. +
  2992. + return phy_mii_ioctl(ag->phy_dev, ifr, cmd);
  2993. +
  2994. + default:
  2995. + break;
  2996. + }
  2997. +
  2998. + return -EOPNOTSUPP;
  2999. +}
  3000. +
  3001. +static void ag71xx_oom_timer_handler(unsigned long data)
  3002. +{
  3003. + struct net_device *dev = (struct net_device *) data;
  3004. + struct ag71xx *ag = netdev_priv(dev);
  3005. +
  3006. + napi_schedule(&ag->napi);
  3007. +}
  3008. +
  3009. +static void ag71xx_tx_timeout(struct net_device *dev)
  3010. +{
  3011. + struct ag71xx *ag = netdev_priv(dev);
  3012. +
  3013. + if (netif_msg_tx_err(ag))
  3014. + pr_info("%s: tx timeout\n", ag->dev->name);
  3015. +
  3016. + schedule_work(&ag->restart_work);
  3017. +}
  3018. +
  3019. +static void ag71xx_restart_work_func(struct work_struct *work)
  3020. +{
  3021. + struct ag71xx *ag = container_of(work, struct ag71xx, restart_work);
  3022. +
  3023. + if (ag71xx_get_pdata(ag)->is_ar724x) {
  3024. + ag->link = 0;
  3025. + ag71xx_link_adjust(ag);
  3026. + return;
  3027. + }
  3028. +
  3029. + ag71xx_stop(ag->dev);
  3030. + ag71xx_open(ag->dev);
  3031. +}
  3032. +
  3033. +static bool ag71xx_check_dma_stuck(struct ag71xx *ag, unsigned long timestamp)
  3034. +{
  3035. + u32 rx_sm, tx_sm, rx_fd;
  3036. +
  3037. + if (likely(time_before(jiffies, timestamp + HZ/10)))
  3038. + return false;
  3039. +
  3040. + if (!netif_carrier_ok(ag->dev))
  3041. + return false;
  3042. +
  3043. + rx_sm = ag71xx_rr(ag, AG71XX_REG_RX_SM);
  3044. + if ((rx_sm & 0x7) == 0x3 && ((rx_sm >> 4) & 0x7) == 0x6)
  3045. + return true;
  3046. +
  3047. + tx_sm = ag71xx_rr(ag, AG71XX_REG_TX_SM);
  3048. + rx_fd = ag71xx_rr(ag, AG71XX_REG_FIFO_DEPTH);
  3049. + if (((tx_sm >> 4) & 0x7) == 0 && ((rx_sm & 0x7) == 0) &&
  3050. + ((rx_sm >> 4) & 0x7) == 0 && rx_fd == 0)
  3051. + return true;
  3052. +
  3053. + return false;
  3054. +}
  3055. +
  3056. +static int ag71xx_tx_packets(struct ag71xx *ag)
  3057. +{
  3058. + struct ag71xx_ring *ring = &ag->tx_ring;
  3059. + struct ag71xx_platform_data *pdata = ag71xx_get_pdata(ag);
  3060. + int sent = 0;
  3061. + int bytes_compl = 0;
  3062. +
  3063. + DBG("%s: processing TX ring\n", ag->dev->name);
  3064. +
  3065. + while (ring->dirty != ring->curr) {
  3066. + unsigned int i = ring->dirty % ring->size;
  3067. + struct ag71xx_desc *desc = ring->buf[i].desc;
  3068. + struct sk_buff *skb = ring->buf[i].skb;
  3069. + int len = ring->buf[i].len;
  3070. +
  3071. + if (!ag71xx_desc_empty(desc)) {
  3072. + if (pdata->is_ar7240 &&
  3073. + ag71xx_check_dma_stuck(ag, ring->buf[i].timestamp))
  3074. + schedule_work(&ag->restart_work);
  3075. + break;
  3076. + }
  3077. +
  3078. + ag71xx_wr(ag, AG71XX_REG_TX_STATUS, TX_STATUS_PS);
  3079. +
  3080. + bytes_compl += len;
  3081. + ag->dev->stats.tx_bytes += len;
  3082. + ag->dev->stats.tx_packets++;
  3083. +
  3084. + dev_kfree_skb_any(skb);
  3085. + ring->buf[i].skb = NULL;
  3086. +
  3087. + ring->dirty++;
  3088. + sent++;
  3089. + }
  3090. +
  3091. + DBG("%s: %d packets sent out\n", ag->dev->name, sent);
  3092. +
  3093. + if (!sent)
  3094. + return 0;
  3095. +
  3096. + netdev_completed_queue(ag->dev, sent, bytes_compl);
  3097. + if ((ring->curr - ring->dirty) < (ring->size * 3) / 4)
  3098. + netif_wake_queue(ag->dev);
  3099. +
  3100. + return sent;
  3101. +}
  3102. +
  3103. +static int ag71xx_rx_packets(struct ag71xx *ag, int limit)
  3104. +{
  3105. + struct net_device *dev = ag->dev;
  3106. + struct ag71xx_ring *ring = &ag->rx_ring;
  3107. + int offset = ag71xx_buffer_offset(ag);
  3108. + unsigned int pktlen_mask = ag->desc_pktlen_mask;
  3109. + int done = 0;
  3110. +
  3111. + DBG("%s: rx packets, limit=%d, curr=%u, dirty=%u\n",
  3112. + dev->name, limit, ring->curr, ring->dirty);
  3113. +
  3114. + while (done < limit) {
  3115. + unsigned int i = ring->curr % ring->size;
  3116. + struct ag71xx_desc *desc = ring->buf[i].desc;
  3117. + struct sk_buff *skb;
  3118. + int pktlen;
  3119. + int err = 0;
  3120. +
  3121. + if (ag71xx_desc_empty(desc))
  3122. + break;
  3123. +
  3124. + if ((ring->dirty + ring->size) == ring->curr) {
  3125. + ag71xx_assert(0);
  3126. + break;
  3127. + }
  3128. +
  3129. + ag71xx_wr(ag, AG71XX_REG_RX_STATUS, RX_STATUS_PR);
  3130. +
  3131. + pktlen = desc->ctrl & pktlen_mask;
  3132. + pktlen -= ETH_FCS_LEN;
  3133. +
  3134. + dma_unmap_single(&dev->dev, ring->buf[i].dma_addr,
  3135. + ag->rx_buf_size, DMA_FROM_DEVICE);
  3136. +
  3137. + dev->stats.rx_packets++;
  3138. + dev->stats.rx_bytes += pktlen;
  3139. +
  3140. + skb = build_skb(ring->buf[i].rx_buf, 0);
  3141. + if (!skb) {
  3142. + kfree(ring->buf[i].rx_buf);
  3143. + goto next;
  3144. + }
  3145. +
  3146. + skb_reserve(skb, offset);
  3147. + skb_put(skb, pktlen);
  3148. +
  3149. + if (ag71xx_has_ar8216(ag))
  3150. + err = ag71xx_remove_ar8216_header(ag, skb, pktlen);
  3151. +
  3152. + if (err) {
  3153. + dev->stats.rx_dropped++;
  3154. + kfree_skb(skb);
  3155. + } else {
  3156. + skb->dev = dev;
  3157. + skb->ip_summed = CHECKSUM_NONE;
  3158. + skb->protocol = eth_type_trans(skb, dev);
  3159. + netif_receive_skb(skb);
  3160. + }
  3161. +
  3162. +next:
  3163. + ring->buf[i].rx_buf = NULL;
  3164. + done++;
  3165. +
  3166. + ring->curr++;
  3167. + }
  3168. +
  3169. + ag71xx_ring_rx_refill(ag);
  3170. +
  3171. + DBG("%s: rx finish, curr=%u, dirty=%u, done=%d\n",
  3172. + dev->name, ring->curr, ring->dirty, done);
  3173. +
  3174. + return done;
  3175. +}
  3176. +
  3177. +static int ag71xx_poll(struct napi_struct *napi, int limit)
  3178. +{
  3179. + struct ag71xx *ag = container_of(napi, struct ag71xx, napi);
  3180. + struct ag71xx_platform_data *pdata = ag71xx_get_pdata(ag);
  3181. + struct net_device *dev = ag->dev;
  3182. + struct ag71xx_ring *rx_ring;
  3183. + unsigned long flags;
  3184. + u32 status;
  3185. + int tx_done;
  3186. + int rx_done;
  3187. +
  3188. + pdata->ddr_flush();
  3189. + tx_done = ag71xx_tx_packets(ag);
  3190. +
  3191. + DBG("%s: processing RX ring\n", dev->name);
  3192. + rx_done = ag71xx_rx_packets(ag, limit);
  3193. +
  3194. + ag71xx_debugfs_update_napi_stats(ag, rx_done, tx_done);
  3195. +
  3196. + rx_ring = &ag->rx_ring;
  3197. + if (rx_ring->buf[rx_ring->dirty % rx_ring->size].rx_buf == NULL)
  3198. + goto oom;
  3199. +
  3200. + status = ag71xx_rr(ag, AG71XX_REG_RX_STATUS);
  3201. + if (unlikely(status & RX_STATUS_OF)) {
  3202. + ag71xx_wr(ag, AG71XX_REG_RX_STATUS, RX_STATUS_OF);
  3203. + dev->stats.rx_fifo_errors++;
  3204. +
  3205. + /* restart RX */
  3206. + ag71xx_wr(ag, AG71XX_REG_RX_CTRL, RX_CTRL_RXE);
  3207. + }
  3208. +
  3209. + if (rx_done < limit) {
  3210. + if (status & RX_STATUS_PR)
  3211. + goto more;
  3212. +
  3213. + status = ag71xx_rr(ag, AG71XX_REG_TX_STATUS);
  3214. + if (status & TX_STATUS_PS)
  3215. + goto more;
  3216. +
  3217. + DBG("%s: disable polling mode, rx=%d, tx=%d,limit=%d\n",
  3218. + dev->name, rx_done, tx_done, limit);
  3219. +
  3220. + napi_complete(napi);
  3221. +
  3222. + /* enable interrupts */
  3223. + spin_lock_irqsave(&ag->lock, flags);
  3224. + ag71xx_int_enable(ag, AG71XX_INT_POLL);
  3225. + spin_unlock_irqrestore(&ag->lock, flags);
  3226. + return rx_done;
  3227. + }
  3228. +
  3229. +more:
  3230. + DBG("%s: stay in polling mode, rx=%d, tx=%d, limit=%d\n",
  3231. + dev->name, rx_done, tx_done, limit);
  3232. + return rx_done;
  3233. +
  3234. +oom:
  3235. + if (netif_msg_rx_err(ag))
  3236. + pr_info("%s: out of memory\n", dev->name);
  3237. +
  3238. + mod_timer(&ag->oom_timer, jiffies + AG71XX_OOM_REFILL);
  3239. + napi_complete(napi);
  3240. + return 0;
  3241. +}
  3242. +
  3243. +static irqreturn_t ag71xx_interrupt(int irq, void *dev_id)
  3244. +{
  3245. + struct net_device *dev = dev_id;
  3246. + struct ag71xx *ag = netdev_priv(dev);
  3247. + u32 status;
  3248. +
  3249. + status = ag71xx_rr(ag, AG71XX_REG_INT_STATUS);
  3250. + ag71xx_dump_intr(ag, "raw", status);
  3251. +
  3252. + if (unlikely(!status))
  3253. + return IRQ_NONE;
  3254. +
  3255. + if (unlikely(status & AG71XX_INT_ERR)) {
  3256. + if (status & AG71XX_INT_TX_BE) {
  3257. + ag71xx_wr(ag, AG71XX_REG_TX_STATUS, TX_STATUS_BE);
  3258. + dev_err(&dev->dev, "TX BUS error\n");
  3259. + }
  3260. + if (status & AG71XX_INT_RX_BE) {
  3261. + ag71xx_wr(ag, AG71XX_REG_RX_STATUS, RX_STATUS_BE);
  3262. + dev_err(&dev->dev, "RX BUS error\n");
  3263. + }
  3264. + }
  3265. +
  3266. + if (likely(status & AG71XX_INT_POLL)) {
  3267. + ag71xx_int_disable(ag, AG71XX_INT_POLL);
  3268. + DBG("%s: enable polling mode\n", dev->name);
  3269. + napi_schedule(&ag->napi);
  3270. + }
  3271. +
  3272. + ag71xx_debugfs_update_int_stats(ag, status);
  3273. +
  3274. + return IRQ_HANDLED;
  3275. +}
  3276. +
  3277. +#ifdef CONFIG_NET_POLL_CONTROLLER
  3278. +/*
  3279. + * Polling 'interrupt' - used by things like netconsole to send skbs
  3280. + * without having to re-enable interrupts. It's not called while
  3281. + * the interrupt routine is executing.
  3282. + */
  3283. +static void ag71xx_netpoll(struct net_device *dev)
  3284. +{
  3285. + disable_irq(dev->irq);
  3286. + ag71xx_interrupt(dev->irq, dev);
  3287. + enable_irq(dev->irq);
  3288. +}
  3289. +#endif
  3290. +
  3291. +static int ag71xx_change_mtu(struct net_device *dev, int new_mtu)
  3292. +{
  3293. + struct ag71xx *ag = netdev_priv(dev);
  3294. + unsigned int max_frame_len;
  3295. +
  3296. + max_frame_len = ag71xx_max_frame_len(new_mtu);
  3297. + if (new_mtu < 68 || max_frame_len > ag->max_frame_len)
  3298. + return -EINVAL;
  3299. +
  3300. + if (netif_running(dev))
  3301. + return -EBUSY;
  3302. +
  3303. + dev->mtu = new_mtu;
  3304. + return 0;
  3305. +}
  3306. +
  3307. +static const struct net_device_ops ag71xx_netdev_ops = {
  3308. + .ndo_open = ag71xx_open,
  3309. + .ndo_stop = ag71xx_stop,
  3310. + .ndo_start_xmit = ag71xx_hard_start_xmit,
  3311. + .ndo_do_ioctl = ag71xx_do_ioctl,
  3312. + .ndo_tx_timeout = ag71xx_tx_timeout,
  3313. + .ndo_change_mtu = ag71xx_change_mtu,
  3314. + .ndo_set_mac_address = eth_mac_addr,
  3315. + .ndo_validate_addr = eth_validate_addr,
  3316. +#ifdef CONFIG_NET_POLL_CONTROLLER
  3317. + .ndo_poll_controller = ag71xx_netpoll,
  3318. +#endif
  3319. +};
  3320. +
  3321. +static const char *ag71xx_get_phy_if_mode_name(phy_interface_t mode)
  3322. +{
  3323. + switch (mode) {
  3324. + case PHY_INTERFACE_MODE_MII:
  3325. + return "MII";
  3326. + case PHY_INTERFACE_MODE_GMII:
  3327. + return "GMII";
  3328. + case PHY_INTERFACE_MODE_RMII:
  3329. + return "RMII";
  3330. + case PHY_INTERFACE_MODE_RGMII:
  3331. + return "RGMII";
  3332. + case PHY_INTERFACE_MODE_SGMII:
  3333. + return "SGMII";
  3334. + default:
  3335. + break;
  3336. + }
  3337. +
  3338. + return "unknown";
  3339. +}
  3340. +
  3341. +
  3342. +static int ag71xx_probe(struct platform_device *pdev)
  3343. +{
  3344. + struct net_device *dev;
  3345. + struct resource *res;
  3346. + struct ag71xx *ag;
  3347. + struct ag71xx_platform_data *pdata;
  3348. + int err;
  3349. +
  3350. + pdata = pdev->dev.platform_data;
  3351. + if (!pdata) {
  3352. + dev_err(&pdev->dev, "no platform data specified\n");
  3353. + err = -ENXIO;
  3354. + goto err_out;
  3355. + }
  3356. +
  3357. + if (pdata->mii_bus_dev == NULL && pdata->phy_mask) {
  3358. + dev_err(&pdev->dev, "no MII bus device specified\n");
  3359. + err = -EINVAL;
  3360. + goto err_out;
  3361. + }
  3362. +
  3363. + dev = alloc_etherdev(sizeof(*ag));
  3364. + if (!dev) {
  3365. + dev_err(&pdev->dev, "alloc_etherdev failed\n");
  3366. + err = -ENOMEM;
  3367. + goto err_out;
  3368. + }
  3369. +
  3370. + if (!pdata->max_frame_len || !pdata->desc_pktlen_mask)
  3371. + return -EINVAL;
  3372. +
  3373. + SET_NETDEV_DEV(dev, &pdev->dev);
  3374. +
  3375. + ag = netdev_priv(dev);
  3376. + ag->pdev = pdev;
  3377. + ag->dev = dev;
  3378. + ag->msg_enable = netif_msg_init(ag71xx_msg_level,
  3379. + AG71XX_DEFAULT_MSG_ENABLE);
  3380. + spin_lock_init(&ag->lock);
  3381. +
  3382. + res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "mac_base");
  3383. + if (!res) {
  3384. + dev_err(&pdev->dev, "no mac_base resource found\n");
  3385. + err = -ENXIO;
  3386. + goto err_out;
  3387. + }
  3388. +
  3389. + ag->mac_base = ioremap_nocache(res->start, res->end - res->start + 1);
  3390. + if (!ag->mac_base) {
  3391. + dev_err(&pdev->dev, "unable to ioremap mac_base\n");
  3392. + err = -ENOMEM;
  3393. + goto err_free_dev;
  3394. + }
  3395. +
  3396. + dev->irq = platform_get_irq(pdev, 0);
  3397. + err = request_irq(dev->irq, ag71xx_interrupt, 0x0,
  3398. + dev->name, dev);
  3399. + if (err) {
  3400. + dev_err(&pdev->dev, "unable to request IRQ %d\n", dev->irq);
  3401. + goto err_unmap_base;
  3402. + }
  3403. +
  3404. + dev->base_addr = (unsigned long)ag->mac_base;
  3405. + dev->netdev_ops = &ag71xx_netdev_ops;
  3406. + dev->ethtool_ops = &ag71xx_ethtool_ops;
  3407. +
  3408. + INIT_WORK(&ag->restart_work, ag71xx_restart_work_func);
  3409. +
  3410. + init_timer(&ag->oom_timer);
  3411. + ag->oom_timer.data = (unsigned long) dev;
  3412. + ag->oom_timer.function = ag71xx_oom_timer_handler;
  3413. +
  3414. + ag->tx_ring.size = AG71XX_TX_RING_SIZE_DEFAULT;
  3415. + ag->rx_ring.size = AG71XX_RX_RING_SIZE_DEFAULT;
  3416. +
  3417. + ag->max_frame_len = pdata->max_frame_len;
  3418. + ag->desc_pktlen_mask = pdata->desc_pktlen_mask;
  3419. +
  3420. + ag->stop_desc = dma_alloc_coherent(NULL,
  3421. + sizeof(struct ag71xx_desc), &ag->stop_desc_dma, GFP_KERNEL);
  3422. +
  3423. + if (!ag->stop_desc)
  3424. + goto err_free_irq;
  3425. +
  3426. + ag->stop_desc->data = 0;
  3427. + ag->stop_desc->ctrl = 0;
  3428. + ag->stop_desc->next = (u32) ag->stop_desc_dma;
  3429. +
  3430. + memcpy(dev->dev_addr, pdata->mac_addr, ETH_ALEN);
  3431. +
  3432. + netif_napi_add(dev, &ag->napi, ag71xx_poll, AG71XX_NAPI_WEIGHT);
  3433. +
  3434. + ag71xx_dump_regs(ag);
  3435. +
  3436. + ag71xx_hw_init(ag);
  3437. +
  3438. + ag71xx_dump_regs(ag);
  3439. +
  3440. + err = ag71xx_phy_connect(ag);
  3441. + if (err)
  3442. + goto err_free_desc;
  3443. +
  3444. + err = ag71xx_debugfs_init(ag);
  3445. + if (err)
  3446. + goto err_phy_disconnect;
  3447. +
  3448. + platform_set_drvdata(pdev, dev);
  3449. +
  3450. + err = register_netdev(dev);
  3451. + if (err) {
  3452. + dev_err(&pdev->dev, "unable to register net device\n");
  3453. + goto err_debugfs_exit;
  3454. + }
  3455. +
  3456. + pr_info("%s: Atheros AG71xx at 0x%08lx, irq %d, mode:%s\n",
  3457. + dev->name, dev->base_addr, dev->irq,
  3458. + ag71xx_get_phy_if_mode_name(pdata->phy_if_mode));
  3459. +
  3460. + return 0;
  3461. +
  3462. +err_debugfs_exit:
  3463. + ag71xx_debugfs_exit(ag);
  3464. +err_phy_disconnect:
  3465. + ag71xx_phy_disconnect(ag);
  3466. +err_free_desc:
  3467. + dma_free_coherent(NULL, sizeof(struct ag71xx_desc), ag->stop_desc,
  3468. + ag->stop_desc_dma);
  3469. +err_free_irq:
  3470. + free_irq(dev->irq, dev);
  3471. +err_unmap_base:
  3472. + iounmap(ag->mac_base);
  3473. +err_free_dev:
  3474. + kfree(dev);
  3475. +err_out:
  3476. + platform_set_drvdata(pdev, NULL);
  3477. + return err;
  3478. +}
  3479. +
  3480. +static int ag71xx_remove(struct platform_device *pdev)
  3481. +{
  3482. + struct net_device *dev = platform_get_drvdata(pdev);
  3483. +
  3484. + if (dev) {
  3485. + struct ag71xx *ag = netdev_priv(dev);
  3486. +
  3487. + ag71xx_debugfs_exit(ag);
  3488. + ag71xx_phy_disconnect(ag);
  3489. + unregister_netdev(dev);
  3490. + free_irq(dev->irq, dev);
  3491. + iounmap(ag->mac_base);
  3492. + kfree(dev);
  3493. + platform_set_drvdata(pdev, NULL);
  3494. + }
  3495. +
  3496. + return 0;
  3497. +}
  3498. +
  3499. +static struct platform_driver ag71xx_driver = {
  3500. + .probe = ag71xx_probe,
  3501. + .remove = ag71xx_remove,
  3502. + .driver = {
  3503. + .name = AG71XX_DRV_NAME,
  3504. + }
  3505. +};
  3506. +
  3507. +static int __init ag71xx_module_init(void)
  3508. +{
  3509. + int ret;
  3510. +
  3511. + ret = ag71xx_debugfs_root_init();
  3512. + if (ret)
  3513. + goto err_out;
  3514. +
  3515. + ret = ag71xx_mdio_driver_init();
  3516. + if (ret)
  3517. + goto err_debugfs_exit;
  3518. +
  3519. + ret = platform_driver_register(&ag71xx_driver);
  3520. + if (ret)
  3521. + goto err_mdio_exit;
  3522. +
  3523. + return 0;
  3524. +
  3525. +err_mdio_exit:
  3526. + ag71xx_mdio_driver_exit();
  3527. +err_debugfs_exit:
  3528. + ag71xx_debugfs_root_exit();
  3529. +err_out:
  3530. + return ret;
  3531. +}
  3532. +
  3533. +static void __exit ag71xx_module_exit(void)
  3534. +{
  3535. + platform_driver_unregister(&ag71xx_driver);
  3536. + ag71xx_mdio_driver_exit();
  3537. + ag71xx_debugfs_root_exit();
  3538. +}
  3539. +
  3540. +module_init(ag71xx_module_init);
  3541. +module_exit(ag71xx_module_exit);
  3542. +
  3543. +MODULE_VERSION(AG71XX_DRV_VERSION);
  3544. +MODULE_AUTHOR("Gabor Juhos <juhosg@openwrt.org>");
  3545. +MODULE_AUTHOR("Imre Kaloz <kaloz@openwrt.org>");
  3546. +MODULE_LICENSE("GPL v2");
  3547. +MODULE_ALIAS("platform:" AG71XX_DRV_NAME);
  3548. diff -Nur linux-4.1.6.orig/drivers/net/ethernet/atheros/ag71xx/ag71xx_mdio.c linux-4.1.6/drivers/net/ethernet/atheros/ag71xx/ag71xx_mdio.c
  3549. --- linux-4.1.6.orig/drivers/net/ethernet/atheros/ag71xx/ag71xx_mdio.c 1970-01-01 01:00:00.000000000 +0100
  3550. +++ linux-4.1.6/drivers/net/ethernet/atheros/ag71xx/ag71xx_mdio.c 2015-09-13 19:45:36.378555081 +0200
  3551. @@ -0,0 +1,318 @@
  3552. +/*
  3553. + * Atheros AR71xx built-in ethernet mac driver
  3554. + *
  3555. + * Copyright (C) 2008-2010 Gabor Juhos <juhosg@openwrt.org>
  3556. + * Copyright (C) 2008 Imre Kaloz <kaloz@openwrt.org>
  3557. + *
  3558. + * Based on Atheros' AG7100 driver
  3559. + *
  3560. + * This program is free software; you can redistribute it and/or modify it
  3561. + * under the terms of the GNU General Public License version 2 as published
  3562. + * by the Free Software Foundation.
  3563. + */
  3564. +
  3565. +#include "ag71xx.h"
  3566. +
  3567. +#define AG71XX_MDIO_RETRY 1000
  3568. +#define AG71XX_MDIO_DELAY 5
  3569. +
  3570. +static inline void ag71xx_mdio_wr(struct ag71xx_mdio *am, unsigned reg,
  3571. + u32 value)
  3572. +{
  3573. + void __iomem *r;
  3574. +
  3575. + r = am->mdio_base + reg;
  3576. + __raw_writel(value, r);
  3577. +
  3578. + /* flush write */
  3579. + (void) __raw_readl(r);
  3580. +}
  3581. +
  3582. +static inline u32 ag71xx_mdio_rr(struct ag71xx_mdio *am, unsigned reg)
  3583. +{
  3584. + return __raw_readl(am->mdio_base + reg);
  3585. +}
  3586. +
  3587. +static void ag71xx_mdio_dump_regs(struct ag71xx_mdio *am)
  3588. +{
  3589. + DBG("%s: mii_cfg=%08x, mii_cmd=%08x, mii_addr=%08x\n",
  3590. + am->mii_bus->name,
  3591. + ag71xx_mdio_rr(am, AG71XX_REG_MII_CFG),
  3592. + ag71xx_mdio_rr(am, AG71XX_REG_MII_CMD),
  3593. + ag71xx_mdio_rr(am, AG71XX_REG_MII_ADDR));
  3594. + DBG("%s: mii_ctrl=%08x, mii_status=%08x, mii_ind=%08x\n",
  3595. + am->mii_bus->name,
  3596. + ag71xx_mdio_rr(am, AG71XX_REG_MII_CTRL),
  3597. + ag71xx_mdio_rr(am, AG71XX_REG_MII_STATUS),
  3598. + ag71xx_mdio_rr(am, AG71XX_REG_MII_IND));
  3599. +}
  3600. +
  3601. +static int ag71xx_mdio_wait_busy(struct ag71xx_mdio *am)
  3602. +{
  3603. + int i;
  3604. +
  3605. + for (i = 0; i < AG71XX_MDIO_RETRY; i++) {
  3606. + u32 busy;
  3607. +
  3608. + udelay(AG71XX_MDIO_DELAY);
  3609. +
  3610. + busy = ag71xx_mdio_rr(am, AG71XX_REG_MII_IND);
  3611. + if (!busy)
  3612. + return 0;
  3613. +
  3614. + udelay(AG71XX_MDIO_DELAY);
  3615. + }
  3616. +
  3617. + pr_err("%s: MDIO operation timed out\n", am->mii_bus->name);
  3618. +
  3619. + return -ETIMEDOUT;
  3620. +}
  3621. +
  3622. +int ag71xx_mdio_mii_read(struct ag71xx_mdio *am, int addr, int reg)
  3623. +{
  3624. + int err;
  3625. + int ret;
  3626. +
  3627. + err = ag71xx_mdio_wait_busy(am);
  3628. + if (err)
  3629. + return 0xffff;
  3630. +
  3631. + ag71xx_mdio_wr(am, AG71XX_REG_MII_CMD, MII_CMD_WRITE);
  3632. + ag71xx_mdio_wr(am, AG71XX_REG_MII_ADDR,
  3633. + ((addr & 0xff) << MII_ADDR_SHIFT) | (reg & 0xff));
  3634. + ag71xx_mdio_wr(am, AG71XX_REG_MII_CMD, MII_CMD_READ);
  3635. +
  3636. + err = ag71xx_mdio_wait_busy(am);
  3637. + if (err)
  3638. + return 0xffff;
  3639. +
  3640. + ret = ag71xx_mdio_rr(am, AG71XX_REG_MII_STATUS) & 0xffff;
  3641. + ag71xx_mdio_wr(am, AG71XX_REG_MII_CMD, MII_CMD_WRITE);
  3642. +
  3643. + DBG("mii_read: addr=%04x, reg=%04x, value=%04x\n", addr, reg, ret);
  3644. +
  3645. + return ret;
  3646. +}
  3647. +
  3648. +void ag71xx_mdio_mii_write(struct ag71xx_mdio *am, int addr, int reg, u16 val)
  3649. +{
  3650. + DBG("mii_write: addr=%04x, reg=%04x, value=%04x\n", addr, reg, val);
  3651. +
  3652. + ag71xx_mdio_wr(am, AG71XX_REG_MII_ADDR,
  3653. + ((addr & 0xff) << MII_ADDR_SHIFT) | (reg & 0xff));
  3654. + ag71xx_mdio_wr(am, AG71XX_REG_MII_CTRL, val);
  3655. +
  3656. + ag71xx_mdio_wait_busy(am);
  3657. +}
  3658. +
  3659. +static const u32 ar71xx_mdio_div_table[] = {
  3660. + 4, 4, 6, 8, 10, 14, 20, 28,
  3661. +};
  3662. +
  3663. +static const u32 ar7240_mdio_div_table[] = {
  3664. + 2, 2, 4, 6, 8, 12, 18, 26, 32, 40, 48, 56, 62, 70, 78, 96,
  3665. +};
  3666. +
  3667. +static const u32 ar933x_mdio_div_table[] = {
  3668. + 4, 4, 6, 8, 10, 14, 20, 28, 34, 42, 50, 58, 66, 74, 82, 98,
  3669. +};
  3670. +
  3671. +static int ag71xx_mdio_get_divider(struct ag71xx_mdio *am, u32 *div)
  3672. +{
  3673. + unsigned long ref_clock, mdio_clock;
  3674. + const u32 *table;
  3675. + int ndivs;
  3676. + int i;
  3677. +
  3678. + ref_clock = am->pdata->ref_clock;
  3679. + mdio_clock = am->pdata->mdio_clock;
  3680. +
  3681. + if (!ref_clock || !mdio_clock)
  3682. + return -EINVAL;
  3683. +
  3684. + if (am->pdata->is_ar9330 || am->pdata->is_ar934x) {
  3685. + table = ar933x_mdio_div_table;
  3686. + ndivs = ARRAY_SIZE(ar933x_mdio_div_table);
  3687. + } else if (am->pdata->is_ar7240) {
  3688. + table = ar7240_mdio_div_table;
  3689. + ndivs = ARRAY_SIZE(ar7240_mdio_div_table);
  3690. + } else {
  3691. + table = ar71xx_mdio_div_table;
  3692. + ndivs = ARRAY_SIZE(ar71xx_mdio_div_table);
  3693. + }
  3694. +
  3695. + for (i = 0; i < ndivs; i++) {
  3696. + unsigned long t;
  3697. +
  3698. + t = ref_clock / table[i];
  3699. + if (t <= mdio_clock) {
  3700. + *div = i;
  3701. + return 0;
  3702. + }
  3703. + }
  3704. +
  3705. + dev_err(&am->mii_bus->dev, "no divider found for %lu/%lu\n",
  3706. + ref_clock, mdio_clock);
  3707. + return -ENOENT;
  3708. +}
  3709. +
  3710. +static int ag71xx_mdio_reset(struct mii_bus *bus)
  3711. +{
  3712. + struct ag71xx_mdio *am = bus->priv;
  3713. + u32 t;
  3714. + int err;
  3715. +
  3716. + err = ag71xx_mdio_get_divider(am, &t);
  3717. + if (err) {
  3718. + /* fallback */
  3719. + if (am->pdata->is_ar7240)
  3720. + t = MII_CFG_CLK_DIV_6;
  3721. + else if (am->pdata->builtin_switch && !am->pdata->is_ar934x)
  3722. + t = MII_CFG_CLK_DIV_10;
  3723. + else if (!am->pdata->builtin_switch && am->pdata->is_ar934x)
  3724. + t = MII_CFG_CLK_DIV_58;
  3725. + else
  3726. + t = MII_CFG_CLK_DIV_28;
  3727. + }
  3728. +
  3729. + ag71xx_mdio_wr(am, AG71XX_REG_MII_CFG, t | MII_CFG_RESET);
  3730. + udelay(100);
  3731. +
  3732. + ag71xx_mdio_wr(am, AG71XX_REG_MII_CFG, t);
  3733. + udelay(100);
  3734. +
  3735. + if (am->pdata->reset)
  3736. + am->pdata->reset(bus);
  3737. +
  3738. + return 0;
  3739. +}
  3740. +
  3741. +static int ag71xx_mdio_read(struct mii_bus *bus, int addr, int reg)
  3742. +{
  3743. + struct ag71xx_mdio *am = bus->priv;
  3744. +
  3745. + if (am->pdata->builtin_switch)
  3746. + return ar7240sw_phy_read(bus, addr, reg);
  3747. + else
  3748. + return ag71xx_mdio_mii_read(am, addr, reg);
  3749. +}
  3750. +
  3751. +static int ag71xx_mdio_write(struct mii_bus *bus, int addr, int reg, u16 val)
  3752. +{
  3753. + struct ag71xx_mdio *am = bus->priv;
  3754. +
  3755. + if (am->pdata->builtin_switch)
  3756. + ar7240sw_phy_write(bus, addr, reg, val);
  3757. + else
  3758. + ag71xx_mdio_mii_write(am, addr, reg, val);
  3759. + return 0;
  3760. +}
  3761. +
  3762. +static int ag71xx_mdio_probe(struct platform_device *pdev)
  3763. +{
  3764. + struct ag71xx_mdio_platform_data *pdata;
  3765. + struct ag71xx_mdio *am;
  3766. + struct resource *res;
  3767. + int i;
  3768. + int err;
  3769. +
  3770. + pdata = pdev->dev.platform_data;
  3771. + if (!pdata) {
  3772. + dev_err(&pdev->dev, "no platform data specified\n");
  3773. + return -EINVAL;
  3774. + }
  3775. +
  3776. + am = kzalloc(sizeof(*am), GFP_KERNEL);
  3777. + if (!am) {
  3778. + err = -ENOMEM;
  3779. + goto err_out;
  3780. + }
  3781. +
  3782. + am->pdata = pdata;
  3783. +
  3784. + res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  3785. + if (!res) {
  3786. + dev_err(&pdev->dev, "no iomem resource found\n");
  3787. + err = -ENXIO;
  3788. + goto err_out;
  3789. + }
  3790. +
  3791. + am->mdio_base = ioremap_nocache(res->start, res->end - res->start + 1);
  3792. + if (!am->mdio_base) {
  3793. + dev_err(&pdev->dev, "unable to ioremap registers\n");
  3794. + err = -ENOMEM;
  3795. + goto err_free_mdio;
  3796. + }
  3797. +
  3798. + am->mii_bus = mdiobus_alloc();
  3799. + if (am->mii_bus == NULL) {
  3800. + err = -ENOMEM;
  3801. + goto err_iounmap;
  3802. + }
  3803. +
  3804. + am->mii_bus->name = "ag71xx_mdio";
  3805. + am->mii_bus->read = ag71xx_mdio_read;
  3806. + am->mii_bus->write = ag71xx_mdio_write;
  3807. + am->mii_bus->reset = ag71xx_mdio_reset;
  3808. + am->mii_bus->irq = am->mii_irq;
  3809. + am->mii_bus->priv = am;
  3810. + am->mii_bus->parent = &pdev->dev;
  3811. + snprintf(am->mii_bus->id, MII_BUS_ID_SIZE, "%s", dev_name(&pdev->dev));
  3812. + am->mii_bus->phy_mask = pdata->phy_mask;
  3813. +
  3814. + for (i = 0; i < PHY_MAX_ADDR; i++)
  3815. + am->mii_irq[i] = PHY_POLL;
  3816. +
  3817. + ag71xx_mdio_wr(am, AG71XX_REG_MAC_CFG1, 0);
  3818. +
  3819. + err = mdiobus_register(am->mii_bus);
  3820. + if (err)
  3821. + goto err_free_bus;
  3822. +
  3823. + ag71xx_mdio_dump_regs(am);
  3824. +
  3825. + platform_set_drvdata(pdev, am);
  3826. + return 0;
  3827. +
  3828. +err_free_bus:
  3829. + mdiobus_free(am->mii_bus);
  3830. +err_iounmap:
  3831. + iounmap(am->mdio_base);
  3832. +err_free_mdio:
  3833. + kfree(am);
  3834. +err_out:
  3835. + return err;
  3836. +}
  3837. +
  3838. +static int ag71xx_mdio_remove(struct platform_device *pdev)
  3839. +{
  3840. + struct ag71xx_mdio *am = platform_get_drvdata(pdev);
  3841. +
  3842. + if (am) {
  3843. + mdiobus_unregister(am->mii_bus);
  3844. + mdiobus_free(am->mii_bus);
  3845. + iounmap(am->mdio_base);
  3846. + kfree(am);
  3847. + platform_set_drvdata(pdev, NULL);
  3848. + }
  3849. +
  3850. + return 0;
  3851. +}
  3852. +
  3853. +static struct platform_driver ag71xx_mdio_driver = {
  3854. + .probe = ag71xx_mdio_probe,
  3855. + .remove = ag71xx_mdio_remove,
  3856. + .driver = {
  3857. + .name = "ag71xx-mdio",
  3858. + }
  3859. +};
  3860. +
  3861. +int __init ag71xx_mdio_driver_init(void)
  3862. +{
  3863. + return platform_driver_register(&ag71xx_mdio_driver);
  3864. +}
  3865. +
  3866. +void ag71xx_mdio_driver_exit(void)
  3867. +{
  3868. + platform_driver_unregister(&ag71xx_mdio_driver);
  3869. +}
  3870. diff -Nur linux-4.1.6.orig/drivers/net/ethernet/atheros/ag71xx/ag71xx_phy.c linux-4.1.6/drivers/net/ethernet/atheros/ag71xx/ag71xx_phy.c
  3871. --- linux-4.1.6.orig/drivers/net/ethernet/atheros/ag71xx/ag71xx_phy.c 1970-01-01 01:00:00.000000000 +0100
  3872. +++ linux-4.1.6/drivers/net/ethernet/atheros/ag71xx/ag71xx_phy.c 2015-09-13 19:45:36.378555081 +0200
  3873. @@ -0,0 +1,235 @@
  3874. +/*
  3875. + * Atheros AR71xx built-in ethernet mac driver
  3876. + *
  3877. + * Copyright (C) 2008-2010 Gabor Juhos <juhosg@openwrt.org>
  3878. + * Copyright (C) 2008 Imre Kaloz <kaloz@openwrt.org>
  3879. + *
  3880. + * Based on Atheros' AG7100 driver
  3881. + *
  3882. + * This program is free software; you can redistribute it and/or modify it
  3883. + * under the terms of the GNU General Public License version 2 as published
  3884. + * by the Free Software Foundation.
  3885. + */
  3886. +
  3887. +#include "ag71xx.h"
  3888. +
  3889. +static void ag71xx_phy_link_adjust(struct net_device *dev)
  3890. +{
  3891. + struct ag71xx *ag = netdev_priv(dev);
  3892. + struct phy_device *phydev = ag->phy_dev;
  3893. + unsigned long flags;
  3894. + int status_change = 0;
  3895. +
  3896. + spin_lock_irqsave(&ag->lock, flags);
  3897. +
  3898. + if (phydev->link) {
  3899. + if (ag->duplex != phydev->duplex
  3900. + || ag->speed != phydev->speed) {
  3901. + status_change = 1;
  3902. + }
  3903. + }
  3904. +
  3905. + if (phydev->link != ag->link)
  3906. + status_change = 1;
  3907. +
  3908. + ag->link = phydev->link;
  3909. + ag->duplex = phydev->duplex;
  3910. + ag->speed = phydev->speed;
  3911. +
  3912. + if (status_change)
  3913. + ag71xx_link_adjust(ag);
  3914. +
  3915. + spin_unlock_irqrestore(&ag->lock, flags);
  3916. +}
  3917. +
  3918. +void ag71xx_phy_start(struct ag71xx *ag)
  3919. +{
  3920. + struct ag71xx_platform_data *pdata = ag71xx_get_pdata(ag);
  3921. +
  3922. + if (ag->phy_dev) {
  3923. + phy_start(ag->phy_dev);
  3924. + } else if (pdata->mii_bus_dev && pdata->switch_data) {
  3925. + ag71xx_ar7240_start(ag);
  3926. + } else {
  3927. + ag->link = 1;
  3928. + ag71xx_link_adjust(ag);
  3929. + }
  3930. +}
  3931. +
  3932. +void ag71xx_phy_stop(struct ag71xx *ag)
  3933. +{
  3934. + struct ag71xx_platform_data *pdata = ag71xx_get_pdata(ag);
  3935. + unsigned long flags;
  3936. +
  3937. + if (ag->phy_dev)
  3938. + phy_stop(ag->phy_dev);
  3939. + else if (pdata->mii_bus_dev && pdata->switch_data)
  3940. + ag71xx_ar7240_stop(ag);
  3941. +
  3942. + spin_lock_irqsave(&ag->lock, flags);
  3943. + if (ag->link) {
  3944. + ag->link = 0;
  3945. + ag71xx_link_adjust(ag);
  3946. + }
  3947. + spin_unlock_irqrestore(&ag->lock, flags);
  3948. +}
  3949. +
  3950. +static int ag71xx_phy_connect_fixed(struct ag71xx *ag)
  3951. +{
  3952. + struct device *dev = &ag->pdev->dev;
  3953. + struct ag71xx_platform_data *pdata = ag71xx_get_pdata(ag);
  3954. + int ret = 0;
  3955. +
  3956. + /* use fixed settings */
  3957. + switch (pdata->speed) {
  3958. + case SPEED_10:
  3959. + case SPEED_100:
  3960. + case SPEED_1000:
  3961. + break;
  3962. + default:
  3963. + dev_err(dev, "invalid speed specified\n");
  3964. + ret = -EINVAL;
  3965. + break;
  3966. + }
  3967. +
  3968. + dev_dbg(dev, "using fixed link parameters\n");
  3969. +
  3970. + ag->duplex = pdata->duplex;
  3971. + ag->speed = pdata->speed;
  3972. +
  3973. + return ret;
  3974. +}
  3975. +
  3976. +static int ag71xx_phy_connect_multi(struct ag71xx *ag)
  3977. +{
  3978. + struct device *dev = &ag->pdev->dev;
  3979. + struct ag71xx_platform_data *pdata = ag71xx_get_pdata(ag);
  3980. + struct phy_device *phydev = NULL;
  3981. + int phy_addr;
  3982. + int ret = 0;
  3983. +
  3984. + for (phy_addr = 0; phy_addr < PHY_MAX_ADDR; phy_addr++) {
  3985. + if (!(pdata->phy_mask & (1 << phy_addr)))
  3986. + continue;
  3987. +
  3988. + if (ag->mii_bus->phy_map[phy_addr] == NULL)
  3989. + continue;
  3990. +
  3991. + DBG("%s: PHY found at %s, uid=%08x\n",
  3992. + dev_name(dev),
  3993. + dev_name(&ag->mii_bus->phy_map[phy_addr]->dev),
  3994. + ag->mii_bus->phy_map[phy_addr]->phy_id);
  3995. +
  3996. + if (phydev == NULL)
  3997. + phydev = ag->mii_bus->phy_map[phy_addr];
  3998. + }
  3999. +
  4000. + if (!phydev) {
  4001. + dev_err(dev, "no PHY found with phy_mask=%08x\n",
  4002. + pdata->phy_mask);
  4003. + return -ENODEV;
  4004. + }
  4005. +
  4006. + ag->phy_dev = phy_connect(ag->dev, dev_name(&phydev->dev),
  4007. + &ag71xx_phy_link_adjust,
  4008. + pdata->phy_if_mode);
  4009. +
  4010. + if (IS_ERR(ag->phy_dev)) {
  4011. + dev_err(dev, "could not connect to PHY at %s\n",
  4012. + dev_name(&phydev->dev));
  4013. + return PTR_ERR(ag->phy_dev);
  4014. + }
  4015. +
  4016. + /* mask with MAC supported features */
  4017. + if (pdata->has_gbit)
  4018. + phydev->supported &= PHY_GBIT_FEATURES;
  4019. + else
  4020. + phydev->supported &= PHY_BASIC_FEATURES;
  4021. +
  4022. + phydev->advertising = phydev->supported;
  4023. +
  4024. + dev_info(dev, "connected to PHY at %s [uid=%08x, driver=%s]\n",
  4025. + dev_name(&phydev->dev), phydev->phy_id, phydev->drv->name);
  4026. +
  4027. + ag->link = 0;
  4028. + ag->speed = 0;
  4029. + ag->duplex = -1;
  4030. +
  4031. + return ret;
  4032. +}
  4033. +
  4034. +static int dev_is_class(struct device *dev, void *class)
  4035. +{
  4036. + if (dev->class != NULL && !strcmp(dev->class->name, class))
  4037. + return 1;
  4038. +
  4039. + return 0;
  4040. +}
  4041. +
  4042. +static struct device *dev_find_class(struct device *parent, char *class)
  4043. +{
  4044. + if (dev_is_class(parent, class)) {
  4045. + get_device(parent);
  4046. + return parent;
  4047. + }
  4048. +
  4049. + return device_find_child(parent, class, dev_is_class);
  4050. +}
  4051. +
  4052. +static struct mii_bus *dev_to_mii_bus(struct device *dev)
  4053. +{
  4054. + struct device *d;
  4055. +
  4056. + d = dev_find_class(dev, "mdio_bus");
  4057. + if (d != NULL) {
  4058. + struct mii_bus *bus;
  4059. +
  4060. + bus = to_mii_bus(d);
  4061. + put_device(d);
  4062. +
  4063. + return bus;
  4064. + }
  4065. +
  4066. + return NULL;
  4067. +}
  4068. +
  4069. +int ag71xx_phy_connect(struct ag71xx *ag)
  4070. +{
  4071. + struct ag71xx_platform_data *pdata = ag71xx_get_pdata(ag);
  4072. +
  4073. + if (pdata->mii_bus_dev == NULL ||
  4074. + pdata->mii_bus_dev->bus == NULL )
  4075. + return ag71xx_phy_connect_fixed(ag);
  4076. +
  4077. + ag->mii_bus = dev_to_mii_bus(pdata->mii_bus_dev);
  4078. + if (ag->mii_bus == NULL) {
  4079. + dev_err(&ag->pdev->dev, "unable to find MII bus on device '%s'\n",
  4080. + dev_name(pdata->mii_bus_dev));
  4081. + return -ENODEV;
  4082. + }
  4083. +
  4084. + /* Reset the mdio bus explicitly */
  4085. + if (ag->mii_bus->reset) {
  4086. + mutex_lock(&ag->mii_bus->mdio_lock);
  4087. + ag->mii_bus->reset(ag->mii_bus);
  4088. + mutex_unlock(&ag->mii_bus->mdio_lock);
  4089. + }
  4090. +
  4091. + if (pdata->switch_data)
  4092. + return ag71xx_ar7240_init(ag);
  4093. +
  4094. + if (pdata->phy_mask)
  4095. + return ag71xx_phy_connect_multi(ag);
  4096. +
  4097. + return ag71xx_phy_connect_fixed(ag);
  4098. +}
  4099. +
  4100. +void ag71xx_phy_disconnect(struct ag71xx *ag)
  4101. +{
  4102. + struct ag71xx_platform_data *pdata = ag71xx_get_pdata(ag);
  4103. +
  4104. + if (pdata->switch_data)
  4105. + ag71xx_ar7240_cleanup(ag);
  4106. + else if (ag->phy_dev)
  4107. + phy_disconnect(ag->phy_dev);
  4108. +}
  4109. diff -Nur linux-4.1.6.orig/drivers/net/ethernet/atheros/ag71xx/Kconfig linux-4.1.6/drivers/net/ethernet/atheros/ag71xx/Kconfig
  4110. --- linux-4.1.6.orig/drivers/net/ethernet/atheros/ag71xx/Kconfig 1970-01-01 01:00:00.000000000 +0100
  4111. +++ linux-4.1.6/drivers/net/ethernet/atheros/ag71xx/Kconfig 2015-09-13 19:45:36.374555224 +0200
  4112. @@ -0,0 +1,33 @@
  4113. +config AG71XX
  4114. + tristate "Atheros AR7XXX/AR9XXX built-in ethernet mac support"
  4115. + depends on ATH79
  4116. + select PHYLIB
  4117. + help
  4118. + If you wish to compile a kernel for AR7XXX/91XXX and enable
  4119. + ethernet support, then you should always answer Y to this.
  4120. +
  4121. +if AG71XX
  4122. +
  4123. +config AG71XX_DEBUG
  4124. + bool "Atheros AR71xx built-in ethernet driver debugging"
  4125. + default n
  4126. + help
  4127. + Atheros AR71xx built-in ethernet driver debugging messages.
  4128. +
  4129. +config AG71XX_DEBUG_FS
  4130. + bool "Atheros AR71xx built-in ethernet driver debugfs support"
  4131. + depends on DEBUG_FS
  4132. + default n
  4133. + help
  4134. + Say Y, if you need access to various statistics provided by
  4135. + the ag71xx driver.
  4136. +
  4137. +config AG71XX_AR8216_SUPPORT
  4138. + bool "special support for the Atheros AR8216 switch"
  4139. + default n
  4140. + default y if ATH79_MACH_WNR2000 || ATH79_MACH_MZK_W04NU
  4141. + help
  4142. + Say 'y' here if you want to enable special support for the
  4143. + Atheros AR8216 switch found on some boards.
  4144. +
  4145. +endif
  4146. diff -Nur linux-4.1.6.orig/drivers/net/ethernet/atheros/ag71xx/Makefile linux-4.1.6/drivers/net/ethernet/atheros/ag71xx/Makefile
  4147. --- linux-4.1.6.orig/drivers/net/ethernet/atheros/ag71xx/Makefile 1970-01-01 01:00:00.000000000 +0100
  4148. +++ linux-4.1.6/drivers/net/ethernet/atheros/ag71xx/Makefile 2015-09-13 19:45:36.374555224 +0200
  4149. @@ -0,0 +1,15 @@
  4150. +#
  4151. +# Makefile for the Atheros AR71xx built-in ethernet macs
  4152. +#
  4153. +
  4154. +ag71xx-y += ag71xx_main.o
  4155. +ag71xx-y += ag71xx_ethtool.o
  4156. +ag71xx-y += ag71xx_phy.o
  4157. +ag71xx-y += ag71xx_mdio.o
  4158. +ag71xx-y += ag71xx_ar7240.o
  4159. +
  4160. +ag71xx-$(CONFIG_AG71XX_DEBUG_FS) += ag71xx_debugfs.o
  4161. +ag71xx-$(CONFIG_AG71XX_AR8216_SUPPORT) += ag71xx_ar8216.o
  4162. +
  4163. +obj-$(CONFIG_AG71XX) += ag71xx.o
  4164. +
  4165. diff -Nur linux-4.1.6.orig/drivers/net/ethernet/atheros/Kconfig linux-4.1.6/drivers/net/ethernet/atheros/Kconfig
  4166. --- linux-4.1.6.orig/drivers/net/ethernet/atheros/Kconfig 2015-08-17 05:52:51.000000000 +0200
  4167. +++ linux-4.1.6/drivers/net/ethernet/atheros/Kconfig 2015-09-13 19:45:36.374555224 +0200
  4168. @@ -80,4 +80,6 @@
  4169. To compile this driver as a module, choose M here. The module
  4170. will be called alx.
  4171. +source drivers/net/ethernet/atheros/ag71xx/Kconfig
  4172. +
  4173. endif # NET_VENDOR_ATHEROS
  4174. diff -Nur linux-4.1.6.orig/drivers/net/ethernet/atheros/Makefile linux-4.1.6/drivers/net/ethernet/atheros/Makefile
  4175. --- linux-4.1.6.orig/drivers/net/ethernet/atheros/Makefile 2015-08-17 05:52:51.000000000 +0200
  4176. +++ linux-4.1.6/drivers/net/ethernet/atheros/Makefile 2015-09-13 19:45:36.374555224 +0200
  4177. @@ -2,6 +2,7 @@
  4178. # Makefile for the Atheros network device drivers.
  4179. #
  4180. +obj-$(CONFIG_AG71XX) += ag71xx/
  4181. obj-$(CONFIG_ATL1) += atlx/
  4182. obj-$(CONFIG_ATL2) += atlx/
  4183. obj-$(CONFIG_ATL1E) += atl1e/