numato-mimasa7-mini-dts.patch 7.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248
  1. diff -Nur linux-6.18.18.orig/arch/microblaze/boot/dts/mimasa7_mini.dts linux-6.18.18/arch/microblaze/boot/dts/mimasa7_mini.dts
  2. --- linux-6.18.18.orig/arch/microblaze/boot/dts/mimasa7_mini.dts 1970-01-01 01:00:00.000000000 +0100
  3. +++ linux-6.18.18/arch/microblaze/boot/dts/mimasa7_mini.dts 2026-03-25 06:33:23.647668507 +0100
  4. @@ -0,0 +1,244 @@
  5. +/*
  6. + * CAUTION: This file is automatically generated by Xilinx.
  7. + * Version: XSCT 2022.1
  8. + * Today is: Wed Mar 25 04:08:33 2026
  9. + */
  10. +
  11. +/dts-v1/;
  12. +/ {
  13. + #address-cells = <1>;
  14. + #size-cells = <1>;
  15. + compatible = "xlnx,microblaze";
  16. + model = "Xilinx MicroBlaze";
  17. +
  18. + chosen {
  19. + bootargs = "earlycon";
  20. + stdout-path = "serial0:115200n8";
  21. + };
  22. + aliases {
  23. + serial0 = &axi_uartlite_0;
  24. + spi0 = &axi_quad_spi_0;
  25. + };
  26. + memory@80000000 {
  27. + device_type = "memory";
  28. + reg = <0x80000000 0x10000000>;
  29. + };
  30. +
  31. + cpus {
  32. + #address-cells = <1>;
  33. + #cpus = <1>;
  34. + #size-cells = <0>;
  35. + microblaze_0: cpu@0 {
  36. + bus-handle = <&amba_pl>;
  37. + clock-frequency = <100000000>;
  38. + clocks = <&clk_cpu>;
  39. + compatible = "xlnx,microblaze-11.0";
  40. + d-cache-baseaddr = <0x80000000>;
  41. + d-cache-highaddr = <0x8fffffff>;
  42. + d-cache-line-size = <0x10>;
  43. + d-cache-size = <0x4000>;
  44. + device_type = "cpu";
  45. + i-cache-baseaddr = <0x80000000>;
  46. + i-cache-highaddr = <0x8fffffff>;
  47. + i-cache-line-size = <0x20>;
  48. + i-cache-size = <0x4000>;
  49. + interrupt-handle = <&microblaze_0_axi_intc>;
  50. + model = "microblaze,11.0";
  51. + reg = <0>;
  52. + timebase-frequency = <100000000>;
  53. + xlnx,addr-size = <0x20>;
  54. + xlnx,addr-tag-bits = <0xe>;
  55. + xlnx,allow-dcache-wr = <0x1>;
  56. + xlnx,allow-icache-wr = <0x1>;
  57. + xlnx,area-optimized = <0x0>;
  58. + xlnx,async-interrupt = <0x1>;
  59. + xlnx,async-wakeup = <0x3>;
  60. + xlnx,avoid-primitives = <0x0>;
  61. + xlnx,base-vectors = <0x00000000 0x00000000>;
  62. + xlnx,branch-target-cache-size = <0x0>;
  63. + xlnx,cache-byte-size = <0x4000>;
  64. + xlnx,d-axi = <0x1>;
  65. + xlnx,d-lmb = <0x1>;
  66. + xlnx,d-lmb-mon = <0x0>;
  67. + xlnx,d-lmb-protocol = <0x0>;
  68. + xlnx,daddr-size = <0x20>;
  69. + xlnx,data-size = <0x20>;
  70. + xlnx,dc-axi-mon = <0x0>;
  71. + xlnx,dcache-addr-tag = <0xe>;
  72. + xlnx,dcache-always-used = <0x0>;
  73. + xlnx,dcache-byte-size = <0x4000>;
  74. + xlnx,dcache-data-width = <0x0>;
  75. + xlnx,dcache-force-tag-lutram = <0x0>;
  76. + xlnx,dcache-line-len = <0x4>;
  77. + xlnx,dcache-use-writeback = <0x0>;
  78. + xlnx,dcache-victims = <0x8>;
  79. + xlnx,debug-counter-width = <0x20>;
  80. + xlnx,debug-enabled = <0x1>;
  81. + xlnx,debug-event-counters = <0x5>;
  82. + xlnx,debug-external-trace = <0x0>;
  83. + xlnx,debug-interface = <0x0>;
  84. + xlnx,debug-latency-counters = <0x1>;
  85. + xlnx,debug-profile-size = <0x0>;
  86. + xlnx,debug-trace-async-reset = <0x0>;
  87. + xlnx,debug-trace-size = <0x2000>;
  88. + xlnx,div-zero-exception = <0x1>;
  89. + xlnx,dp-axi-mon = <0x0>;
  90. + xlnx,dynamic-bus-sizing = <0x0>;
  91. + xlnx,ecc-use-ce-exception = <0x0>;
  92. + xlnx,edge-is-positive = <0x1>;
  93. + xlnx,enable-discrete-ports = <0x0>;
  94. + xlnx,endianness = <0x1>;
  95. + xlnx,fault-tolerant = <0x0>;
  96. + xlnx,fpu-exception = <0x0>;
  97. + xlnx,freq = <0x5f5e100>;
  98. + xlnx,fsl-exception = <0x0>;
  99. + xlnx,fsl-links = <0x0>;
  100. + xlnx,i-axi = <0x0>;
  101. + xlnx,i-lmb = <0x1>;
  102. + xlnx,i-lmb-mon = <0x0>;
  103. + xlnx,i-lmb-protocol = <0x0>;
  104. + xlnx,iaddr-size = <0x20>;
  105. + xlnx,ic-axi-mon = <0x0>;
  106. + xlnx,icache-always-used = <0x1>;
  107. + xlnx,icache-data-width = <0x0>;
  108. + xlnx,icache-force-tag-lutram = <0x0>;
  109. + xlnx,icache-line-len = <0x8>;
  110. + xlnx,icache-streams = <0x1>;
  111. + xlnx,icache-victims = <0x8>;
  112. + xlnx,ill-opcode-exception = <0x1>;
  113. + xlnx,imprecise-exceptions = <0x0>;
  114. + xlnx,instr-size = <0x20>;
  115. + xlnx,interconnect = <0x2>;
  116. + xlnx,interrupt-is-edge = <0x0>;
  117. + xlnx,interrupt-mon = <0x0>;
  118. + xlnx,ip-axi-mon = <0x0>;
  119. + xlnx,lmb-data-size = <0x20>;
  120. + xlnx,lockstep-master = <0x0>;
  121. + xlnx,lockstep-select = <0x0>;
  122. + xlnx,lockstep-slave = <0x0>;
  123. + xlnx,mmu-dtlb-size = <0x4>;
  124. + xlnx,mmu-itlb-size = <0x2>;
  125. + xlnx,mmu-privileged-instr = <0x0>;
  126. + xlnx,mmu-tlb-access = <0x3>;
  127. + xlnx,mmu-zones = <0x2>;
  128. + xlnx,num-sync-ff-clk = <0x2>;
  129. + xlnx,num-sync-ff-clk-debug = <0x2>;
  130. + xlnx,num-sync-ff-clk-irq = <0x1>;
  131. + xlnx,num-sync-ff-dbg-clk = <0x1>;
  132. + xlnx,num-sync-ff-dbg-trace-clk = <0x2>;
  133. + xlnx,number-of-pc-brk = <0x1>;
  134. + xlnx,number-of-rd-addr-brk = <0x0>;
  135. + xlnx,number-of-wr-addr-brk = <0x0>;
  136. + xlnx,opcode-0x0-illegal = <0x1>;
  137. + xlnx,optimization = <0x0>;
  138. + xlnx,pc-width = <0x20>;
  139. + xlnx,piaddr-size = <0x20>;
  140. + xlnx,pvr = <0x2>;
  141. + xlnx,pvr-user1 = <0x00>;
  142. + xlnx,pvr-user2 = <0x00000000>;
  143. + xlnx,reset-msr = <0x00000000>;
  144. + xlnx,reset-msr-bip = <0x0>;
  145. + xlnx,reset-msr-dce = <0x0>;
  146. + xlnx,reset-msr-ee = <0x0>;
  147. + xlnx,reset-msr-eip = <0x0>;
  148. + xlnx,reset-msr-ice = <0x0>;
  149. + xlnx,reset-msr-ie = <0x0>;
  150. + xlnx,sco = <0x0>;
  151. + xlnx,temporal-depth = <0x0>;
  152. + xlnx,trace = <0x0>;
  153. + xlnx,unaligned-exceptions = <0x1>;
  154. + xlnx,use-barrel = <0x1>;
  155. + xlnx,use-branch-target-cache = <0x0>;
  156. + xlnx,use-config-reset = <0x0>;
  157. + xlnx,use-dcache = <0x1>;
  158. + xlnx,use-div = <0x1>;
  159. + xlnx,use-ext-brk = <0x0>;
  160. + xlnx,use-ext-nm-brk = <0x0>;
  161. + xlnx,use-extended-fsl-instr = <0x0>;
  162. + xlnx,use-fpu = <0x0>;
  163. + xlnx,use-hw-mul = <0x2>;
  164. + xlnx,use-icache = <0x1>;
  165. + xlnx,use-interrupt = <0x2>;
  166. + xlnx,use-mmu = <0x3>;
  167. + xlnx,use-msr-instr = <0x1>;
  168. + xlnx,use-non-secure = <0x0>;
  169. + xlnx,use-pcmp-instr = <0x1>;
  170. + xlnx,use-reorder-instr = <0x1>;
  171. + xlnx,use-stack-protection = <0x0>;
  172. + };
  173. + };
  174. + clocks {
  175. + #address-cells = <1>;
  176. + #size-cells = <0>;
  177. + clk_cpu: clk_cpu@0 {
  178. + #clock-cells = <0>;
  179. + clock-frequency = <100000000>;
  180. + clock-output-names = "clk_cpu";
  181. + compatible = "fixed-clock";
  182. + reg = <0>;
  183. + };
  184. + clk_bus_0: clk_bus_0@1 {
  185. + #clock-cells = <0>;
  186. + clock-frequency = <100000000>;
  187. + clock-output-names = "clk_bus_0";
  188. + compatible = "fixed-clock";
  189. + reg = <1>;
  190. + };
  191. + };
  192. + amba_pl: amba_pl {
  193. + #address-cells = <1>;
  194. + #size-cells = <1>;
  195. + compatible = "simple-bus";
  196. + ranges ;
  197. + axi_quad_spi_0: axi_quad_spi@44a00000 {
  198. + bits-per-word = <8>;
  199. + compatible = "xlnx,axi-quad-spi-3.2", "xlnx,xps-spi-2.00.a";
  200. + fifo-size = <0>;
  201. + num-cs = <0x1>;
  202. + reg = <0x44a00000 0x10000>;
  203. + xlnx,num-ss-bits = <0x1>;
  204. + xlnx,spi-mode = <0>;
  205. + xlnx,startup-block ;
  206. + };
  207. + axi_timer_0: timer@41c00000 {
  208. + clock-frequency = <100000000>;
  209. + clocks = <&clk_bus_0>;
  210. + compatible = "xlnx,axi-timer-2.0", "xlnx,xps-timer-1.00.a";
  211. + interrupt-names = "interrupt";
  212. + interrupt-parent = <&microblaze_0_axi_intc>;
  213. + interrupts = <1 2>;
  214. + reg = <0x41c00000 0x10000>;
  215. + xlnx,count-width = <0x20>;
  216. + xlnx,gen0-assert = <0x1>;
  217. + xlnx,gen1-assert = <0x1>;
  218. + xlnx,one-timer-only = <0x0>;
  219. + xlnx,trig0-assert = <0x1>;
  220. + xlnx,trig1-assert = <0x1>;
  221. + };
  222. + axi_uartlite_0: serial@40600000 {
  223. + clock-frequency = <100000000>;
  224. + clocks = <&clk_bus_0>;
  225. + compatible = "xlnx,axi-uartlite-2.0", "xlnx,xps-uartlite-1.00.a";
  226. + current-speed = <115200>;
  227. + device_type = "serial";
  228. + interrupt-names = "interrupt";
  229. + interrupt-parent = <&microblaze_0_axi_intc>;
  230. + interrupts = <0 0>;
  231. + port-number = <0>;
  232. + reg = <0x40600000 0x10000>;
  233. + xlnx,baudrate = <0x1c200>;
  234. + xlnx,data-bits = <0x8>;
  235. + xlnx,odd-parity = <0x0>;
  236. + xlnx,s-axi-aclk-freq-hz-d = "100.0";
  237. + xlnx,use-parity = <0x0>;
  238. + };
  239. + microblaze_0_axi_intc: interrupt-controller@41200000 {
  240. + #interrupt-cells = <2>;
  241. + compatible = "xlnx,axi-intc-4.1", "xlnx,xps-intc-1.00.a";
  242. + interrupt-controller ;
  243. + reg = <0x41200000 0x10000>;
  244. + xlnx,kind-of-intr = <0x1>;
  245. + xlnx,num-intr-inputs = <0x2>;
  246. + };
  247. + };
  248. +};